https://gcc.gnu.org/g:10ad46bc191f8aa90b0d7b00963bfd52c6d7b09c

commit r14-10117-g10ad46bc191f8aa90b0d7b00963bfd52c6d7b09c
Author: Pan Li <pan2...@intel.com>
Date:   Thu Apr 25 08:55:08 2024 +0800

    RISC-V: Add early clobber to the dest of vwsll
    
    We missed the existing early clobber for the dest operand of vwsll
    pattern when resolve the conflict of revert register overlap.  Thus
    add it back to the pattern.  Unfortunately, we have no test to cover
    this part and will improve this after GCC-15 open.
    
    The below tests are passed for this patch:
    * The rv64gcv fully regression test with isl build.
    
    gcc/ChangeLog:
    
            * config/riscv/vector-crypto.md: Add early clobber to the
            dest operand of vwsll.
    
    Signed-off-by: Pan Li <pan2...@intel.com>

Diff:
---
 gcc/config/riscv/vector-crypto.md | 2 +-
 1 file changed, 1 insertion(+), 1 deletion(-)

diff --git a/gcc/config/riscv/vector-crypto.md 
b/gcc/config/riscv/vector-crypto.md
index 8a4888a7653..e474ddf5da7 100755
--- a/gcc/config/riscv/vector-crypto.md
+++ b/gcc/config/riscv/vector-crypto.md
@@ -303,7 +303,7 @@
    (set_attr "mode" "<V_DOUBLE_TRUNC>")])
 
 (define_insn "@pred_vwsll<mode>_scalar"
-  [(set (match_operand:VWEXTI 0 "register_operand"              "=vr,     vr")
+  [(set (match_operand:VWEXTI 0 "register_operand"              "=&vr,    &vr")
      (if_then_else:VWEXTI
        (unspec:<VM>
          [(match_operand:<VM> 1 "vector_mask_operand"           "vmWc1, vmWc1")

Reply via email to