Admin channels include api channel and command queue,
Api channel is for mgmt module. And command queue is
for ucode module.

Signed-off-by: Ziyang Xuan <xuanziya...@huawei.com>
---
 drivers/net/hinic/base/hinic_pmd_api_cmd.c | 1037 ++++++++++++++++++++
 drivers/net/hinic/base/hinic_pmd_api_cmd.h |  271 +++++
 drivers/net/hinic/base/hinic_pmd_cmdq.c    |  901 +++++++++++++++++
 drivers/net/hinic/base/hinic_pmd_cmdq.h    |  190 ++++
 4 files changed, 2399 insertions(+)
 create mode 100644 drivers/net/hinic/base/hinic_pmd_api_cmd.c
 create mode 100644 drivers/net/hinic/base/hinic_pmd_api_cmd.h
 create mode 100644 drivers/net/hinic/base/hinic_pmd_cmdq.c
 create mode 100644 drivers/net/hinic/base/hinic_pmd_cmdq.h

diff --git a/drivers/net/hinic/base/hinic_pmd_api_cmd.c 
b/drivers/net/hinic/base/hinic_pmd_api_cmd.c
new file mode 100644
index 000000000..ecf635c28
--- /dev/null
+++ b/drivers/net/hinic/base/hinic_pmd_api_cmd.c
@@ -0,0 +1,1037 @@
+/* SPDX-License-Identifier: BSD-3-Clause
+ * Copyright(c) 2017 Huawei Technologies Co., Ltd
+ */
+
+#include "hinic_pmd_dpdev.h"
+
+#define API_CMD_CHAIN_CELL_SIZE_SHIFT  6U
+
+#define API_CMD_CELL_DESC_SIZE         8
+#define API_CMD_CELL_DATA_ADDR_SIZE    8
+
+#define API_CHAIN_NUM_CELLS            32
+#define API_CHAIN_CELL_SIZE            128
+#define API_CHAIN_RSP_DATA_SIZE                128
+
+#define API_CHAIN_CELL_ALIGNMENT       8
+
+#define API_CMD_TIMEOUT                        10000
+
+#define API_CMD_BUF_SIZE               2048UL
+
+#define API_CMD_NODE_ALIGN_SIZE                512UL
+#define API_PAYLOAD_ALIGN_SIZE         64
+
+#define API_CHAIN_RESP_ALIGNMENT       64ULL
+
+#define COMPLETION_TIMEOUT_DEFAULT             1000UL
+#define POLLING_COMPLETION_TIMEOUT_DEFAULT     1000U
+
+#define API_CMD_RESPONSE_DATA_PADDR(val)       be64_to_cpu(*((u64 *)(val)))
+
+#define READ_API_CMD_PRIV_DATA(id, token)      (((id) << 16) + (token))
+#define WRITE_API_CMD_PRIV_DATA(id)            ((id) << 16)
+
+#define MASKED_IDX(chain, idx)         ((idx) & ((chain)->num_cells - 1))
+
+#undef  SIZE_4BYTES
+#undef  SIZE_8BYTES
+#define SIZE_4BYTES(size)              (ALIGN((u32)(size), 4U) >> 2)
+#define SIZE_8BYTES(size)              (ALIGN((u32)(size), 8U) >> 3)
+
+enum api_cmd_data_format {
+       SGL_DATA     = 1,
+};
+
+enum api_cmd_type {
+       API_CMD_WRITE_TYPE = 0,
+       API_CMD_READ_TYPE = 1,
+};
+
+enum api_cmd_bypass {
+       NOT_BYPASS = 0,
+       BYPASS = 1,
+};
+
+enum api_cmd_resp_aeq {
+       NOT_TRIGGER = 0,
+       TRIGGER     = 1,
+};
+
+static u8 xor_chksum_set(void *data)
+{
+       int idx;
+       u8 checksum = 0;
+       u8 *val = (u8 *)data;
+
+       for (idx = 0; idx < 7; idx++)
+               checksum ^= val[idx];
+
+       return checksum;
+}
+
+static void set_prod_idx(struct hinic_api_cmd_chain *chain)
+{
+       enum hinic_api_cmd_chain_type chain_type = chain->chain_type;
+       struct hinic_hwif *hwif = chain->hwdev->hwif;
+       u32 hw_prod_idx_addr = HINIC_CSR_API_CMD_CHAIN_PI_ADDR(chain_type);
+       u32 prod_idx = chain->prod_idx;
+
+       hinic_hwif_write_reg(hwif, hw_prod_idx_addr, prod_idx);
+}
+
+static u32 get_hw_cons_idx(struct hinic_api_cmd_chain *chain)
+{
+       u32 addr, val;
+
+       addr = HINIC_CSR_API_CMD_STATUS_0_ADDR(chain->chain_type);
+       val  = hinic_hwif_read_reg(chain->hwdev->hwif, addr);
+
+       return HINIC_API_CMD_STATUS_GET(val, CONS_IDX);
+}
+
+static void dump_api_chain_reg(struct hinic_api_cmd_chain *chain)
+{
+       u32 addr, val;
+
+       addr = HINIC_CSR_API_CMD_STATUS_0_ADDR(chain->chain_type);
+       val  = hinic_hwif_read_reg(chain->hwdev->hwif, addr);
+
+       PMD_DRV_LOG(ERR, "chain type: 0x%x", chain->chain_type);
+       PMD_DRV_LOG(ERR, "chain hw cpld error: 0x%x",
+               HINIC_API_CMD_STATUS_GET(val, CPLD_ERR));
+       PMD_DRV_LOG(ERR, "chain hw check error: 0x%x",
+               HINIC_API_CMD_STATUS_GET(val, CHKSUM_ERR));
+       PMD_DRV_LOG(ERR, "chain hw current fsm: 0x%x",
+               HINIC_API_CMD_STATUS_GET(val, FSM));
+       PMD_DRV_LOG(ERR, "chain hw current ci: 0x%x",
+               HINIC_API_CMD_STATUS_GET(val, CONS_IDX));
+
+       addr = HINIC_CSR_API_CMD_CHAIN_PI_ADDR(chain->chain_type);
+       val  = hinic_hwif_read_reg(chain->hwdev->hwif, addr);
+       PMD_DRV_LOG(ERR, "Chain hw current pi: 0x%x", val);
+}
+
+/**
+ * chain_busy - check if the chain is still processing last requests
+ * @chain: chain to check
+ **/
+static int chain_busy(struct hinic_api_cmd_chain *chain)
+{
+       switch (chain->chain_type) {
+       case HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU:
+       case HINIC_API_CMD_PMD_WRITE_TO_MGMT:
+               chain->cons_idx = get_hw_cons_idx(chain);
+               if (chain->cons_idx == MASKED_IDX(chain, chain->prod_idx + 1)) {
+                       PMD_DRV_LOG(ERR, "API CMD chain %d is busy, cons_idx: 
%d, prod_idx: %d",
+                               chain->chain_type, chain->cons_idx,
+                               chain->prod_idx);
+                       dump_api_chain_reg(chain);
+                       return -EBUSY;
+               }
+               break;
+       default:
+               PMD_DRV_LOG(ERR, "Unknown Chain type");
+               return -EINVAL;
+       }
+
+       return 0;
+}
+
+/**
+ * get_cell_data_size - get the data size of specific cell type
+ * @type: chain type
+ **/
+static u16 get_cell_data_size(enum hinic_api_cmd_chain_type type,
+                               __rte_unused u16 cmd_size)
+{
+       u16 cell_data_size = 0;
+
+       switch (type) {
+       case HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU:
+       case HINIC_API_CMD_PMD_WRITE_TO_MGMT:
+               cell_data_size = ALIGN(API_CMD_CELL_DESC_SIZE +
+                                       API_CMD_CELL_DATA_ADDR_SIZE,
+                                       API_CHAIN_CELL_ALIGNMENT);
+               break;
+       default:
+               break;
+       }
+
+       return cell_data_size;
+}
+
+/**
+ * prepare_cell_ctrl - prepare the ctrl of the cell for the command
+ * @cell_ctrl: the control of the cell to set the control into it
+ * @cell_len: the size of the cell
+ **/
+static void prepare_cell_ctrl(u64 *cell_ctrl, u16 cell_len)
+{
+       u64 ctrl;
+       u8 chksum;
+
+       /* Read Modify Write */
+       ctrl = be64_to_cpu(*cell_ctrl);
+       ctrl = HINIC_API_CMD_CELL_CTRL_CLEAR(ctrl, CELL_LEN) &
+               HINIC_API_CMD_CELL_CTRL_CLEAR(ctrl, RD_DMA_ATTR_OFF) &
+               HINIC_API_CMD_CELL_CTRL_CLEAR(ctrl, WR_DMA_ATTR_OFF) &
+               HINIC_API_CMD_CELL_CTRL_CLEAR(ctrl, XOR_CHKSUM);
+
+       ctrl |=  HINIC_API_CMD_CELL_CTRL_SET(SIZE_8BYTES(cell_len), CELL_LEN) |
+               HINIC_API_CMD_CELL_CTRL_SET(0ULL, RD_DMA_ATTR_OFF) |
+               HINIC_API_CMD_CELL_CTRL_SET(0ULL, WR_DMA_ATTR_OFF);
+
+       chksum = xor_chksum_set(&ctrl);
+
+       ctrl |= HINIC_API_CMD_CELL_CTRL_SET(chksum, XOR_CHKSUM);
+
+       /* The data in the HW should be in Big Endian Format */
+       *cell_ctrl = cpu_to_be64(ctrl);
+}
+
+/**
+ * prepare_api_cmd - prepare API CMD command
+ * @chain: chain for the command
+ * @cell: the cell of the command
+ * @dest: destination node on the card that will receive the command
+ * @cmd: command data
+ * @cmd_size: the command size
+ **/
+static void prepare_api_cmd(struct hinic_api_cmd_chain *chain,
+                               struct hinic_api_cmd_cell *cell,
+                               enum hinic_node_id dest,
+                               void *cmd, u16 cmd_size)
+{
+       struct hinic_api_cmd_cell_ctxt  *cell_ctxt;
+       u32 priv;
+
+       cell_ctxt = &chain->cell_ctxt[chain->prod_idx];
+
+       /* Clear all the members before changes */
+       cell->desc = HINIC_API_CMD_DESC_CLEAR(cell->desc, API_TYPE) &
+                       HINIC_API_CMD_DESC_CLEAR(cell->desc, RD_WR) &
+                       HINIC_API_CMD_DESC_CLEAR(cell->desc, MGMT_BYPASS) &
+                       HINIC_API_CMD_DESC_CLEAR(cell->desc, RESP_AEQE_EN) &
+                       HINIC_API_CMD_DESC_CLEAR(cell->desc, DEST) &
+                       HINIC_API_CMD_DESC_CLEAR(cell->desc, SIZE) &
+                       HINIC_API_CMD_DESC_CLEAR(cell->desc, XOR_CHKSUM);
+
+       switch (chain->chain_type) {
+       case HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU:
+       case HINIC_API_CMD_PMD_WRITE_TO_MGMT:
+               priv =  WRITE_API_CMD_PRIV_DATA(chain->chain_type);
+               cell->desc = HINIC_API_CMD_DESC_SET(SGL_DATA, API_TYPE) |
+                       HINIC_API_CMD_DESC_SET(API_CMD_WRITE_TYPE, RD_WR) |
+                       HINIC_API_CMD_DESC_SET(NOT_BYPASS, MGMT_BYPASS) |
+                       HINIC_API_CMD_DESC_SET(TRIGGER, RESP_AEQE_EN)   |
+                       HINIC_API_CMD_DESC_SET(priv, PRIV_DATA);
+               break;
+       default:
+               PMD_DRV_LOG(ERR, "Unknown Chain type");
+               return;
+       }
+
+       cell->desc |= HINIC_API_CMD_DESC_SET(dest, DEST)         |
+                       HINIC_API_CMD_DESC_SET(SIZE_4BYTES(cmd_size), SIZE);
+       cell->desc |= HINIC_API_CMD_DESC_SET(xor_chksum_set(&cell->desc),
+                                               XOR_CHKSUM);
+
+       /* The data in the HW should be in Big Endian Format */
+       cell->desc = cpu_to_be64(cell->desc);
+
+       memcpy(cell_ctxt->api_cmd_vaddr, cmd, cmd_size);
+}
+
+/**
+ * prepare_cell - prepare cell ctrl and cmd in the current producer cell
+ * @chain: chain for the command
+ * @dest: destination node on the card that will receive the command
+ * @cmd: command data
+ * @cmd_size: the command size
+ **/
+static void prepare_cell(struct hinic_api_cmd_chain *chain,
+                        enum  hinic_node_id dest,
+                        void *cmd, u16 cmd_size)
+{
+       struct hinic_api_cmd_cell *curr_node;
+       u16 cell_size;
+
+       curr_node = chain->curr_node;
+
+       cell_size = get_cell_data_size(chain->chain_type, cmd_size);
+
+       prepare_cell_ctrl(&curr_node->ctrl, cell_size);
+       prepare_api_cmd(chain, curr_node, dest, cmd, cmd_size);
+}
+
+static inline void cmd_chain_prod_idx_inc(struct hinic_api_cmd_chain *chain)
+{
+       chain->prod_idx = MASKED_IDX(chain, chain->prod_idx + 1);
+}
+
+static void issue_api_cmd(struct hinic_api_cmd_chain *chain)
+{
+       set_prod_idx(chain);
+}
+
+/**
+ * api_cmd_status_update - update the status of the chain
+ * @chain: chain to update
+ **/
+static void api_cmd_status_update(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_api_cmd_status *wb_status;
+       enum hinic_api_cmd_chain_type chain_type;
+       u64     status_header;
+       u32     buf_desc;
+
+       wb_status = chain->wb_status;
+
+       buf_desc = be32_to_cpu(wb_status->buf_desc);
+       if (HINIC_API_CMD_STATUS_GET(buf_desc, CHKSUM_ERR)) {
+               PMD_DRV_LOG(ERR, "API CMD status Xor check error");
+               return;
+       }
+
+       status_header = be64_to_cpu(wb_status->header);
+       chain_type = HINIC_API_CMD_STATUS_HEADER_GET(status_header, CHAIN_ID);
+       if (chain_type >= HINIC_API_CMD_MAX)
+               return;
+
+       if (chain_type != chain->chain_type)
+               return;
+
+       chain->cons_idx = HINIC_API_CMD_STATUS_GET(buf_desc, CONS_IDX);
+}
+
+/**
+ * wait_for_status_poll - wait for write to mgmt command to complete
+ * @chain: the chain of the command
+ * Return: 0 - success, negative - failure
+ **/
+static int wait_for_status_poll(struct hinic_api_cmd_chain *chain)
+{
+       unsigned long end;
+       int err = -ETIMEDOUT;
+
+       end = jiffies + msecs_to_jiffies(API_CMD_TIMEOUT);
+       do {
+               api_cmd_status_update(chain);
+
+               /* SYNC API CMD cmd should start after prev cmd finished */
+               if (chain->cons_idx == chain->prod_idx) {
+                       err = 0;
+                       break;
+               }
+
+               rte_delay_us(10);
+       } while (time_before(jiffies, end));
+
+       return err;
+}
+
+/**
+ * wait_for_api_cmd_completion - wait for command to complete
+ * @chain: chain for the command
+ * Return: 0 - success, negative - failure
+ **/
+static int wait_for_api_cmd_completion(struct hinic_api_cmd_chain *chain,
+                      __rte_unused struct hinic_api_cmd_cell_ctxt *ctxt,
+                      __rte_unused void *ack, __rte_unused u16 ack_size)
+{
+       int err = 0;
+
+       /* poll api cmd status for debug*/
+       switch (chain->chain_type) {
+       case HINIC_API_CMD_PMD_WRITE_TO_MGMT:
+               err = wait_for_status_poll(chain);
+               if (err)
+                       PMD_DRV_LOG(ERR, "API CMD poll status timeout");
+               break;
+       case HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU:
+               break;
+       default:
+               PMD_DRV_LOG(ERR, "Unknown API CMD chain type");
+               err = -EINVAL;
+               break;
+       }
+
+       if (err)
+               dump_api_chain_reg(chain);
+
+       return err;
+}
+
+static inline void update_api_cmd_ctxt(struct hinic_api_cmd_chain *chain,
+                                      struct hinic_api_cmd_cell_ctxt *ctxt)
+{
+       ctxt->status = 1;
+       ctxt->saved_prod_idx = chain->prod_idx;
+}
+
+/**
+ * api_cmd - API CMD command
+ * @chain: chain for the command
+ * @dest: destination node on the card that will receive the command
+ * @cmd: command data
+ * @cmd_size: the command size
+ * @ack: pointer to messages to response
+ * @ack_size: the size of ack message
+ * Return: 0 - success, negative - failure
+ **/
+static int api_cmd(struct hinic_api_cmd_chain *chain,
+                  enum hinic_node_id dest,
+                  void *cmd, u16 cmd_size, void *ack, u16 ack_size)
+{
+       struct hinic_api_cmd_cell_ctxt *ctxt;
+
+       spin_lock(&chain->async_lock);
+
+       ctxt = &chain->cell_ctxt[chain->prod_idx];
+       if (chain_busy(chain)) {
+               spin_unlock(&chain->async_lock);
+               return -EBUSY;
+       }
+       update_api_cmd_ctxt(chain, ctxt);
+
+       prepare_cell(chain, dest, cmd, cmd_size);
+
+       cmd_chain_prod_idx_inc(chain);
+
+       rte_wmb();/* issue the command */
+
+       issue_api_cmd(chain);
+
+       /* incremented prod idx, update ctxt */
+       chain->curr_node = chain->cell_ctxt[chain->prod_idx].cell_vaddr;
+
+       spin_unlock(&chain->async_lock);
+
+       return wait_for_api_cmd_completion(chain, ctxt, ack, ack_size);
+}
+
+/**
+ * hinic_api_cmd_write - Write API CMD command
+ * @chain: chain for write command
+ * @dest: destination node on the card that will receive the command
+ * @cmd: command data
+ * @size: the command size
+ * Return: 0 - success, negative - failure
+ **/
+int hinic_api_cmd_write(struct hinic_api_cmd_chain *chain,
+                       enum hinic_node_id dest, void *cmd, u16 size)
+{
+       /* Verify the chain type */
+       return api_cmd(chain, dest, cmd, size, NULL, 0);
+}
+
+/**
+ * api_cmd_hw_restart - restart the chain in the HW
+ * @chain: the API CMD specific chain to restart
+ **/
+static int api_cmd_hw_restart(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_hwif *hwif = chain->hwdev->hwif;
+       unsigned long end;
+       u32 reg_addr, val;
+       int err;
+
+       /* Read Modify Write */
+       reg_addr = HINIC_CSR_API_CMD_CHAIN_REQ_ADDR(chain->chain_type);
+       val = hinic_hwif_read_reg(hwif, reg_addr);
+
+       val = HINIC_API_CMD_CHAIN_REQ_CLEAR(val, RESTART);
+       val |= HINIC_API_CMD_CHAIN_REQ_SET(1, RESTART);
+
+       hinic_hwif_write_reg(hwif, reg_addr, val);
+
+       end = jiffies + msecs_to_jiffies(API_CMD_TIMEOUT);
+       err = -ETIMEDOUT;
+       do {
+               val = hinic_hwif_read_reg(hwif, reg_addr);
+
+               if (!HINIC_API_CMD_CHAIN_REQ_GET(val, RESTART)) {
+                       err = 0;
+                       break;
+               }
+
+               rte_delay_ms(1);
+       } while (time_before(jiffies, end));
+
+       return err;
+}
+
+/**
+ * api_cmd_ctrl_init - set the control register of a chain
+ * @chain: the API CMD specific chain to set control register for
+ **/
+static void api_cmd_ctrl_init(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_hwif *hwif = chain->hwdev->hwif;
+       u32 reg_addr, ctrl;
+       u32 cell_size;
+
+       /* Read Modify Write */
+       reg_addr = HINIC_CSR_API_CMD_CHAIN_CTRL_ADDR(chain->chain_type);
+
+       cell_size = (u32)ilog2(chain->cell_size >>
+                              API_CMD_CHAIN_CELL_SIZE_SHIFT);
+
+       ctrl = hinic_hwif_read_reg(hwif, reg_addr);
+
+       ctrl = HINIC_API_CMD_CHAIN_CTRL_CLEAR(ctrl, AEQE_EN) &
+               HINIC_API_CMD_CHAIN_CTRL_CLEAR(ctrl, CELL_SIZE);
+
+       ctrl |= HINIC_API_CMD_CHAIN_CTRL_SET(0, AEQE_EN) |
+               HINIC_API_CMD_CHAIN_CTRL_SET(cell_size, CELL_SIZE);
+
+       hinic_hwif_write_reg(hwif, reg_addr, ctrl);
+}
+
+/**
+ * api_cmd_set_status_addr - set the status address of a chain in the HW
+ * @chain: the API CMD specific chain to set status address for
+ **/
+static void api_cmd_set_status_addr(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_hwif *hwif = chain->hwdev->hwif;
+       u32 addr, val;
+
+       addr = HINIC_CSR_API_CMD_STATUS_HI_ADDR(chain->chain_type);
+       val = upper_32_bits(chain->wb_status_paddr);
+       hinic_hwif_write_reg(hwif, addr, val);
+
+       addr = HINIC_CSR_API_CMD_STATUS_LO_ADDR(chain->chain_type);
+       val = lower_32_bits(chain->wb_status_paddr);
+       hinic_hwif_write_reg(hwif, addr, val);
+}
+
+/**
+ * api_cmd_set_num_cells - set the number cells of a chain in the HW
+ * @chain: the API CMD specific chain to set the number of cells for
+ **/
+static void api_cmd_set_num_cells(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_hwif *hwif = chain->hwdev->hwif;
+       u32 addr, val;
+
+       addr = HINIC_CSR_API_CMD_CHAIN_NUM_CELLS_ADDR(chain->chain_type);
+       val  = chain->num_cells;
+       hinic_hwif_write_reg(hwif, addr, val);
+}
+
+/**
+ * api_cmd_head_init - set the head cell of a chain in the HW
+ * @chain: the API CMD specific chain to set the head for
+ **/
+static void api_cmd_head_init(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_hwif *hwif = chain->hwdev->hwif;
+       u32 addr, val;
+
+       addr = HINIC_CSR_API_CMD_CHAIN_HEAD_HI_ADDR(chain->chain_type);
+       val = upper_32_bits(chain->head_cell_paddr);
+       hinic_hwif_write_reg(hwif, addr, val);
+
+       addr = HINIC_CSR_API_CMD_CHAIN_HEAD_LO_ADDR(chain->chain_type);
+       val = lower_32_bits(chain->head_cell_paddr);
+       hinic_hwif_write_reg(hwif, addr, val);
+}
+
+/**
+ * wait_for_ready_chain - wait for the chain to be ready
+ * @chain: the API CMD specific chain to wait for
+ * Return: 0 - success, negative - failure
+ **/
+static int wait_for_ready_chain(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_hwif *hwif = chain->hwdev->hwif;
+       unsigned long end;
+       u32 addr, val;
+       u32 hw_cons_idx;
+       int err;
+
+       end = jiffies + msecs_to_jiffies(API_CMD_TIMEOUT);
+
+       addr = HINIC_CSR_API_CMD_STATUS_0_ADDR(chain->chain_type);
+       err = -ETIMEDOUT;
+       do {
+               val = hinic_hwif_read_reg(hwif, addr);
+               hw_cons_idx = HINIC_API_CMD_STATUS_GET(val, CONS_IDX);
+
+               /* Wait for HW cons idx to be updated */
+               if (hw_cons_idx == chain->cons_idx) {
+                       err = 0;
+                       break;
+               }
+
+               rte_delay_ms(1);
+       } while (time_before(jiffies, end));
+
+       return err;
+}
+
+/**
+ * api_cmd_chain_hw_clean - clean the HW
+ * @chain: the API CMD specific chain
+ **/
+static void api_cmd_chain_hw_clean(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_hwif *hwif = chain->hwdev->hwif;
+       u32 addr, ctrl;
+
+       addr = HINIC_CSR_API_CMD_CHAIN_CTRL_ADDR(chain->chain_type);
+
+       ctrl = hinic_hwif_read_reg(hwif, addr);
+       ctrl = HINIC_API_CMD_CHAIN_CTRL_CLEAR(ctrl, RESTART_EN) &
+              HINIC_API_CMD_CHAIN_CTRL_CLEAR(ctrl, XOR_ERR)    &
+              HINIC_API_CMD_CHAIN_CTRL_CLEAR(ctrl, AEQE_EN)    &
+              HINIC_API_CMD_CHAIN_CTRL_CLEAR(ctrl, XOR_CHK_EN) &
+              HINIC_API_CMD_CHAIN_CTRL_CLEAR(ctrl, CELL_SIZE);
+
+       hinic_hwif_write_reg(hwif, addr, ctrl);
+}
+
+/**
+ * api_cmd_chain_hw_init - initialize the chain in the HW
+ *(initialize API command csr)
+ * @chain: the API CMD specific chain to initialize in HW
+ * Return: 0 - success, negative - failure
+ **/
+static int api_cmd_chain_hw_init(struct hinic_api_cmd_chain *chain)
+{
+       api_cmd_chain_hw_clean(chain);
+
+       api_cmd_set_status_addr(chain);
+
+       if (api_cmd_hw_restart(chain)) {
+               PMD_DRV_LOG(ERR, "Restart api_cmd_hw failed");
+               return -EBUSY;
+       }
+
+       api_cmd_ctrl_init(chain);
+       api_cmd_set_num_cells(chain);
+       api_cmd_head_init(chain);
+
+       return wait_for_ready_chain(chain);
+}
+
+/**
+ * free_cmd_buf - free the dma buffer of API CMD command
+ * @chain: the API CMD specific chain of the cmd
+ * @cell_idx: the cell index of the cmd
+ **/
+static void free_cmd_buf(struct hinic_api_cmd_chain *chain, u32 cell_idx)
+{
+       struct hinic_api_cmd_cell_ctxt *cell_ctxt;
+       void *dev = chain->hwdev->dev_hdl;
+
+       cell_ctxt = &chain->cell_ctxt[cell_idx];
+
+       dma_free_coherent(dev, (API_CMD_BUF_SIZE + API_PAYLOAD_ALIGN_SIZE),
+                         cell_ctxt->api_cmd_vaddr_free,
+                         cell_ctxt->api_cmd_paddr_free);
+}
+
+/**
+ * alloc_cmd_buf - allocate a dma buffer for API CMD command
+ * @chain: the API CMD specific chain for the cmd
+ * @cell: the cell in the HW for the cmd
+ * @cell_idx: the index of the cell
+ * Return: 0 - success, negative - failure
+ **/
+static int alloc_cmd_buf(struct hinic_api_cmd_chain *chain,
+                        struct hinic_api_cmd_cell *cell, u32 cell_idx)
+{
+       void *dev = chain->hwdev->dev_hdl;
+       struct hinic_api_cmd_cell_ctxt *cell_ctxt;
+       dma_addr_t cmd_paddr = 0;
+       void *cmd_vaddr;
+       void *cmd_vaddr_alloc;
+       int err = 0;
+
+       cmd_vaddr_alloc = dma_zalloc_coherent(dev, (API_CMD_BUF_SIZE +
+                                             API_PAYLOAD_ALIGN_SIZE),
+                                             &cmd_paddr, GFP_KERNEL);
+       if (!cmd_vaddr_alloc) {
+               PMD_DRV_LOG(ERR, "Allocate API CMD dma memory failed");
+               return -ENOMEM;
+       }
+
+       cell_ctxt = &chain->cell_ctxt[cell_idx];
+
+       cell_ctxt->api_cmd_paddr_free = cmd_paddr;
+       cell_ctxt->api_cmd_vaddr_free = cmd_vaddr_alloc;
+       cmd_vaddr = PTR_ALIGN(cmd_vaddr_alloc, API_PAYLOAD_ALIGN_SIZE);
+       cmd_paddr = cmd_paddr + ((u64)cmd_vaddr - (u64)cmd_vaddr_alloc);
+
+       cell_ctxt->api_cmd_vaddr = cmd_vaddr;
+       cell_ctxt->api_cmd_paddr = cmd_paddr;
+
+       /* set the cmd DMA address in the cell */
+       switch (chain->chain_type) {
+       case HINIC_API_CMD_PMD_WRITE_TO_MGMT:
+       case HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU:
+               cell->write.hw_cmd_paddr = cpu_to_be64(cmd_paddr);
+               break;
+       default:
+               PMD_DRV_LOG(ERR, "Unknown API CMD chain type");
+               free_cmd_buf(chain, cell_idx);
+               err = -EINVAL;
+               break;
+       }
+
+       return err;
+}
+
+/**
+ * api_cmd_create_cell - create API CMD cell of specific chain
+ * @chain: the API CMD specific chain to create its cell
+ * @cell_idx: the cell index to create
+ * @pre_node: previous cell
+ * @node_vaddr: the virt addr of the cell
+ * Return: 0 - success, negative - failure
+ **/
+static int api_cmd_create_cell(struct hinic_api_cmd_chain *chain,
+                              u32 cell_idx,
+                              struct hinic_api_cmd_cell *pre_node,
+                              struct hinic_api_cmd_cell **node_vaddr)
+{
+       void *dev = chain->hwdev->dev_hdl;
+       struct hinic_api_cmd_cell_ctxt *cell_ctxt;
+       struct hinic_api_cmd_cell *node;
+       dma_addr_t node_paddr = 0;
+       void *node_vaddr_alloc;
+       int err = 0;
+
+       node_vaddr_alloc = dma_zalloc_coherent(dev, (chain->cell_size +
+                                              API_CMD_NODE_ALIGN_SIZE),
+                                              &node_paddr, GFP_KERNEL);
+       if (!node_vaddr_alloc) {
+               PMD_DRV_LOG(ERR, "Allocate dma API CMD cell failed");
+               return -ENOMEM;
+       }
+
+       cell_ctxt = &chain->cell_ctxt[cell_idx];
+
+       cell_ctxt->cell_vaddr_free = node_vaddr_alloc;
+       cell_ctxt->cell_paddr_free = node_paddr;
+       node = (struct hinic_api_cmd_cell *)PTR_ALIGN(node_vaddr_alloc,
+               API_CMD_NODE_ALIGN_SIZE);
+       node_paddr = node_paddr + ((u64)node - (u64)node_vaddr_alloc);
+
+       node->read.hw_wb_resp_paddr = 0;
+
+       cell_ctxt->cell_vaddr = node;
+       cell_ctxt->cell_paddr = node_paddr;
+
+       if (!pre_node) {
+               chain->head_node = node;
+               chain->head_cell_paddr = node_paddr;
+       } else {
+               /* The data in the HW should be in Big Endian Format */
+               pre_node->next_cell_paddr = cpu_to_be64(node_paddr);
+       }
+
+       /* Driver software should make sure that there is an empty
+        * API command cell at the end the chain
+        */
+       node->next_cell_paddr = 0;
+
+       switch (chain->chain_type) {
+       case HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU:
+       case HINIC_API_CMD_PMD_WRITE_TO_MGMT:
+               err = alloc_cmd_buf(chain, node, cell_idx);
+               if (err) {
+                       PMD_DRV_LOG(ERR, "Allocate cmd buffer failed");
+                       goto alloc_cmd_buf_err;
+               }
+               break;
+       default:
+               PMD_DRV_LOG(ERR, "Unsupported API CMD chain type");
+               err = -EINVAL;
+               goto alloc_cmd_buf_err;
+       }
+
+       *node_vaddr = node;
+
+       return 0;
+
+alloc_cmd_buf_err:
+       dma_free_coherent(dev, (chain->cell_size + API_CMD_NODE_ALIGN_SIZE),
+                         node_vaddr_alloc, cell_ctxt->cell_paddr_free);
+
+       return err;
+}
+
+/**
+ * api_cmd_destroy_cell - destroy API CMD cell of specific chain
+ * @chain: the API CMD specific chain to destroy its cell
+ * @cell_idx: the cell to destroy
+ **/
+static void api_cmd_destroy_cell(struct hinic_api_cmd_chain *chain,
+                                u32 cell_idx)
+{
+       void *dev = chain->hwdev->dev_hdl;
+       struct hinic_api_cmd_cell_ctxt *cell_ctxt;
+       struct hinic_api_cmd_cell *node;
+       dma_addr_t node_paddr;
+
+       cell_ctxt = &chain->cell_ctxt[cell_idx];
+
+       node = (struct hinic_api_cmd_cell *)(cell_ctxt->cell_vaddr_free);
+       node_paddr = cell_ctxt->cell_paddr_free;
+
+       if (cell_ctxt->api_cmd_vaddr) {
+               switch (chain->chain_type) {
+               case HINIC_API_CMD_PMD_WRITE_TO_MGMT:
+               case HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU:
+                       free_cmd_buf(chain, cell_idx);
+                       break;
+               default:
+                       break;
+               }
+
+               dma_free_coherent(dev, (chain->cell_size +
+                                 API_CMD_NODE_ALIGN_SIZE),
+                                 node, node_paddr);
+       }
+}
+
+/**
+ * api_cmd_destroy_cells - destroy API CMD cells of specific chain
+ * @chain: the API CMD specific chain to destroy its cells
+ * @num_cells: number of cells to destroy
+ **/
+static void api_cmd_destroy_cells(struct hinic_api_cmd_chain *chain,
+                                        u32 num_cells)
+{
+       u32 cell_idx;
+
+       for (cell_idx = 0; cell_idx < num_cells; cell_idx++)
+               api_cmd_destroy_cell(chain, cell_idx);
+}
+
+/**
+ * api_cmd_create_cells - create API CMD cells for specific chain
+ * @chain: the API CMD specific chain
+ * Return: 0 - success, negative - failure
+ **/
+static int api_cmd_create_cells(struct hinic_api_cmd_chain *chain)
+{
+       struct hinic_api_cmd_cell *node = NULL, *pre_node = NULL;
+       u32 cell_idx;
+       int err;
+
+       for (cell_idx = 0; cell_idx < chain->num_cells; cell_idx++) {
+               err = api_cmd_create_cell(chain, cell_idx, pre_node, &node);
+               if (err) {
+                       PMD_DRV_LOG(ERR, "Create API CMD cell failed");
+                       goto create_cell_err;
+               }
+
+               pre_node = node;
+       }
+
+       if (!node) {
+               err = -EFAULT;
+               goto create_cell_err;
+       }
+
+       /* set the Final node to point on the start */
+       node->next_cell_paddr = cpu_to_be64(chain->head_cell_paddr);
+
+       /* set the current node to be the head */
+       chain->curr_node = chain->head_node;
+       return 0;
+
+create_cell_err:
+       api_cmd_destroy_cells(chain, cell_idx);
+       return err;
+}
+
+/**
+ * api_chain_init - initialize API CMD specific chain
+ * @chain: the API CMD specific chain to initialize
+ * @attr: attributes to set in the chain
+ * Return: 0 - success, negative - failure
+ **/
+static int api_chain_init(struct hinic_api_cmd_chain *chain,
+                         struct hinic_api_cmd_chain_attr *attr)
+{
+       void *dev = chain->hwdev->dev_hdl;
+       size_t cell_ctxt_size;
+       int err;
+
+       chain->chain_type  = attr->chain_type;
+       chain->num_cells = attr->num_cells;
+       chain->cell_size = attr->cell_size;
+       chain->rsp_size = attr->rsp_size;
+
+       chain->prod_idx  = 0;
+       chain->cons_idx  = 0;
+
+       spin_lock_init(&chain->async_lock);
+
+       cell_ctxt_size = chain->num_cells * sizeof(*chain->cell_ctxt);
+       chain->cell_ctxt = kzalloc(cell_ctxt_size, GFP_KERNEL);
+       if (!chain->cell_ctxt) {
+               PMD_DRV_LOG(ERR, "Allocate cell contexts for a chain failed");
+               err = -ENOMEM;
+               goto alloc_cell_ctxt_err;
+       }
+
+       chain->wb_status = (struct hinic_api_cmd_status *)
+                          dma_zalloc_coherent(dev, sizeof(*chain->wb_status),
+                                              &chain->wb_status_paddr,
+                                              GFP_KERNEL);
+       if (!chain->wb_status) {
+               PMD_DRV_LOG(ERR, "Allocate DMA wb status failed");
+               err = -ENOMEM;
+               goto alloc_wb_status_err;
+       }
+
+       return 0;
+
+alloc_wb_status_err:
+       kfree(chain->cell_ctxt);
+
+alloc_cell_ctxt_err:
+
+       return err;
+}
+
+/**
+ * api_chain_free - free API CMD specific chain
+ * @chain: the API CMD specific chain to free
+ **/
+static void api_chain_free(struct hinic_api_cmd_chain *chain)
+{
+       void *dev = chain->hwdev->dev_hdl;
+
+       dma_free_coherent(dev, sizeof(*chain->wb_status),
+                         chain->wb_status, chain->wb_status_paddr);
+       kfree(chain->cell_ctxt);
+}
+
+/**
+ * api_cmd_create_chain - create API CMD specific chain
+ * @cmd_chain: the API CMD specific chain to create
+ * @attr: attributes to set in the chain
+ * Return: 0 - success, negative - failure
+ **/
+static int api_cmd_create_chain(struct hinic_api_cmd_chain **cmd_chain,
+                               struct hinic_api_cmd_chain_attr *attr)
+{
+       struct hinic_hwdev *hwdev = attr->hwdev;
+       struct hinic_api_cmd_chain *chain;
+       int err;
+
+       if (attr->num_cells & (attr->num_cells - 1)) {
+               PMD_DRV_LOG(ERR, "Invalid number of cells, must be power of 2");
+               return -EINVAL;
+       }
+
+       chain = kzalloc(sizeof(*chain), GFP_KERNEL);
+       if (!chain) {
+               PMD_DRV_LOG(ERR, "Allocate memory for the chain failed");
+               return -ENOMEM;
+       }
+
+       chain->hwdev = hwdev;
+
+       err = api_chain_init(chain, attr);
+       if (err) {
+               PMD_DRV_LOG(ERR, "Initialize chain failed");
+               goto chain_init_err;
+       }
+
+       err = api_cmd_create_cells(chain);
+       if (err) {
+               PMD_DRV_LOG(ERR, "Create cells for API CMD chain failed");
+               goto create_cells_err;
+       }
+
+       err = api_cmd_chain_hw_init(chain);
+       if (err) {
+               PMD_DRV_LOG(ERR, "Initialize chain hw info failed");
+               goto chain_hw_init_err;
+       }
+
+       *cmd_chain = chain;
+       return 0;
+
+chain_hw_init_err:
+       api_cmd_destroy_cells(chain, chain->num_cells);
+
+create_cells_err:
+       api_chain_free(chain);
+
+chain_init_err:
+       kfree(chain);
+       return err;
+}
+
+/**
+ * api_cmd_destroy_chain - destroy API CMD specific chain
+ * @chain: the API CMD specific chain to destroy
+ **/
+static void api_cmd_destroy_chain(struct hinic_api_cmd_chain *chain)
+{
+       api_cmd_destroy_cells(chain, chain->num_cells);
+       api_chain_free(chain);
+       kfree(chain);
+}
+
+/**
+ * hinic_api_cmd_init - Initialize all the API CMD chains
+ * @hwdev: the hardware interface of a pci function device
+ * @chain: the API CMD chains that will be initialized
+ * Return: 0 - success, negative - failure
+ **/
+int hinic_api_cmd_init(struct hinic_hwdev *hwdev,
+                      struct hinic_api_cmd_chain **chain)
+{
+       struct hinic_api_cmd_chain_attr attr;
+       enum hinic_api_cmd_chain_type chain_type, i;
+       int err;
+
+       attr.hwdev = hwdev;
+       attr.num_cells  = API_CHAIN_NUM_CELLS;
+       attr.cell_size  = API_CHAIN_CELL_SIZE;
+       attr.rsp_size   = API_CHAIN_RSP_DATA_SIZE;
+
+       chain_type = HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU;
+       for ( ; chain_type < HINIC_API_CMD_MAX; chain_type++) {
+               attr.chain_type = chain_type;
+               err = api_cmd_create_chain(&chain[chain_type], &attr);
+               if (err) {
+                       PMD_DRV_LOG(ERR, "Create chain %d failed",
+                               chain_type);
+                       goto create_chain_err;
+               }
+       }
+
+       return 0;
+
+create_chain_err:
+       i = HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU;
+       for (; i < chain_type; i++)
+               api_cmd_destroy_chain(chain[i]);
+
+       return err;
+}
+
+/**
+ * hinic_api_cmd_free - free the API CMD chains
+ * @chain: the API CMD chains that will be freed
+ **/
+void hinic_api_cmd_free(struct hinic_api_cmd_chain **chain)
+{
+       enum hinic_api_cmd_chain_type chain_type;
+
+       chain_type = HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU;
+       for ( ; chain_type < HINIC_API_CMD_MAX; chain_type++)
+               api_cmd_destroy_chain(chain[chain_type]);
+}
diff --git a/drivers/net/hinic/base/hinic_pmd_api_cmd.h 
b/drivers/net/hinic/base/hinic_pmd_api_cmd.h
new file mode 100644
index 000000000..aff1f1391
--- /dev/null
+++ b/drivers/net/hinic/base/hinic_pmd_api_cmd.h
@@ -0,0 +1,271 @@
+/* SPDX-License-Identifier: BSD-3-Clause
+ * Copyright(c) 2017 Huawei Technologies Co., Ltd
+ */
+
+#ifndef _HINIC_PMD_API_CMD_H_
+#define _HINIC_PMD_API_CMD_H_
+
+#define HINIC_API_CMD_CELL_CTRL_CELL_LEN_SHIFT                 0
+#define HINIC_API_CMD_CELL_CTRL_RD_DMA_ATTR_OFF_SHIFT          16
+#define HINIC_API_CMD_CELL_CTRL_WR_DMA_ATTR_OFF_SHIFT          24
+#define HINIC_API_CMD_CELL_CTRL_XOR_CHKSUM_SHIFT               56
+
+#define HINIC_API_CMD_CELL_CTRL_CELL_LEN_MASK                  0x3FU
+#define HINIC_API_CMD_CELL_CTRL_RD_DMA_ATTR_OFF_MASK           0x3FU
+#define HINIC_API_CMD_CELL_CTRL_WR_DMA_ATTR_OFF_MASK           0x3FU
+#define HINIC_API_CMD_CELL_CTRL_XOR_CHKSUM_MASK                        0xFFU
+
+#define HINIC_API_CMD_CELL_CTRL_SET(val, member)               \
+               ((((u64)val) & HINIC_API_CMD_CELL_CTRL_##member##_MASK) << \
+               HINIC_API_CMD_CELL_CTRL_##member##_SHIFT)
+
+#define HINIC_API_CMD_CELL_CTRL_CLEAR(val, member)             \
+       ((val) & (~((u64)HINIC_API_CMD_CELL_CTRL_##member##_MASK \
+               << HINIC_API_CMD_CELL_CTRL_##member##_SHIFT)))
+
+#define HINIC_API_CMD_DESC_API_TYPE_SHIFT                      0
+#define HINIC_API_CMD_DESC_RD_WR_SHIFT                         1
+#define HINIC_API_CMD_DESC_MGMT_BYPASS_SHIFT                   2
+#define HINIC_API_CMD_DESC_RESP_AEQE_EN_SHIFT                  3
+#define HINIC_API_CMD_DESC_PRIV_DATA_SHIFT                     8
+#define HINIC_API_CMD_DESC_DEST_SHIFT                          32
+#define HINIC_API_CMD_DESC_SIZE_SHIFT                          40
+#define HINIC_API_CMD_DESC_XOR_CHKSUM_SHIFT                    56
+
+#define HINIC_API_CMD_DESC_API_TYPE_MASK                       0x1U
+#define HINIC_API_CMD_DESC_RD_WR_MASK                          0x1U
+#define HINIC_API_CMD_DESC_MGMT_BYPASS_MASK                    0x1U
+#define HINIC_API_CMD_DESC_RESP_AEQE_EN_MASK                   0x1U
+#define HINIC_API_CMD_DESC_DEST_MASK                           0x1FU
+#define HINIC_API_CMD_DESC_SIZE_MASK                           0x7FFU
+#define HINIC_API_CMD_DESC_XOR_CHKSUM_MASK                     0xFFU
+#define HINIC_API_CMD_DESC_PRIV_DATA_MASK                      0xFFFFFFU
+
+#define HINIC_API_CMD_DESC_SET(val, member)                    \
+               ((((u64)val) & HINIC_API_CMD_DESC_##member##_MASK) << \
+               HINIC_API_CMD_DESC_##member##_SHIFT)
+
+#define HINIC_API_CMD_DESC_CLEAR(val, member)                  \
+       ((val) & (~((u64)HINIC_API_CMD_DESC_##member##_MASK     \
+               << HINIC_API_CMD_DESC_##member##_SHIFT)))
+
+#define HINIC_API_CMD_STATUS_HEADER_VALID_SHIFT                        0
+#define HINIC_API_CMD_STATUS_HEADER_CHAIN_ID_SHIFT             16
+
+#define HINIC_API_CMD_STATUS_HEADER_VALID_MASK                 0xFFU
+#define HINIC_API_CMD_STATUS_HEADER_CHAIN_ID_MASK              0xFFU
+
+#define HINIC_API_CMD_STATUS_VALID_CODE                                0xFF
+
+#define HINIC_API_CMD_STATUS_HEADER_GET(val, member)           \
+             (((val) >> HINIC_API_CMD_STATUS_HEADER_##member##_SHIFT) & \
+             HINIC_API_CMD_STATUS_HEADER_##member##_MASK)
+
+#define HINIC_API_CMD_CHAIN_REQ_RESTART_SHIFT                  1
+#define HINIC_API_CMD_CHAIN_REQ_WB_TRIGGER_SHIFT               2
+
+#define HINIC_API_CMD_CHAIN_REQ_RESTART_MASK                   0x1U
+#define HINIC_API_CMD_CHAIN_REQ_WB_TRIGGER_MASK                        0x1U
+
+#define HINIC_API_CMD_CHAIN_REQ_SET(val, member)               \
+              (((val) & HINIC_API_CMD_CHAIN_REQ_##member##_MASK) << \
+              HINIC_API_CMD_CHAIN_REQ_##member##_SHIFT)
+
+#define HINIC_API_CMD_CHAIN_REQ_GET(val, member)               \
+             (((val) >> HINIC_API_CMD_CHAIN_REQ_##member##_SHIFT) & \
+             HINIC_API_CMD_CHAIN_REQ_##member##_MASK)
+
+#define HINIC_API_CMD_CHAIN_REQ_CLEAR(val, member)             \
+       ((val) & (~(HINIC_API_CMD_CHAIN_REQ_##member##_MASK     \
+               << HINIC_API_CMD_CHAIN_REQ_##member##_SHIFT)))
+
+#define HINIC_API_CMD_CHAIN_CTRL_RESTART_EN_SHIFT              1
+#define HINIC_API_CMD_CHAIN_CTRL_XOR_ERR_SHIFT                 2
+#define HINIC_API_CMD_CHAIN_CTRL_AEQE_EN_SHIFT                 4
+#define HINIC_API_CMD_CHAIN_CTRL_AEQ_ID_SHIFT                  8
+#define HINIC_API_CMD_CHAIN_CTRL_XOR_CHK_EN_SHIFT              28
+#define HINIC_API_CMD_CHAIN_CTRL_CELL_SIZE_SHIFT               30
+
+#define HINIC_API_CMD_CHAIN_CTRL_RESTART_EN_MASK               0x1U
+#define HINIC_API_CMD_CHAIN_CTRL_XOR_ERR_MASK                  0x1U
+#define HINIC_API_CMD_CHAIN_CTRL_AEQE_EN_MASK                  0x1U
+#define HINIC_API_CMD_CHAIN_CTRL_AEQ_ID_MASK                   0x3U
+#define HINIC_API_CMD_CHAIN_CTRL_XOR_CHK_EN_MASK               0x3U
+#define HINIC_API_CMD_CHAIN_CTRL_CELL_SIZE_MASK                        0x3U
+
+#define HINIC_API_CMD_CHAIN_CTRL_SET(val, member)              \
+       (((val) & HINIC_API_CMD_CHAIN_CTRL_##member##_MASK) << \
+       HINIC_API_CMD_CHAIN_CTRL_##member##_SHIFT)
+
+#define HINIC_API_CMD_CHAIN_CTRL_CLEAR(val, member)            \
+       ((val) & (~(HINIC_API_CMD_CHAIN_CTRL_##member##_MASK    \
+               << HINIC_API_CMD_CHAIN_CTRL_##member##_SHIFT)))
+
+#define HINIC_API_CMD_RESP_HEAD_VALID_MASK             0xFF
+#define HINIC_API_CMD_RESP_HEAD_VALID_CODE             0xFF
+
+#define HINIC_API_CMD_RESP_HEADER_VALID(val)   \
+               (((val) & HINIC_API_CMD_RESP_HEAD_VALID_MASK) == \
+               HINIC_API_CMD_RESP_HEAD_VALID_CODE)
+
+#define HINIC_API_CMD_RESP_HEAD_STATUS_SHIFT           8
+#define HINIC_API_CMD_RESP_HEAD_STATUS_MASK            0xFFU
+
+#define HINIC_API_CMD_RESP_HEAD_ERR_CODE               0x1
+#define HINIC_API_CMD_RESP_HEAD_ERR(val)       \
+               ((((val) >> HINIC_API_CMD_RESP_HEAD_STATUS_SHIFT) & \
+               HINIC_API_CMD_RESP_HEAD_STATUS_MASK) == \
+               HINIC_API_CMD_RESP_HEAD_ERR_CODE)
+
+#define HINIC_API_CMD_RESP_HEAD_CHAIN_ID_SHIFT         16
+#define HINIC_API_CMD_RESP_HEAD_CHAIN_ID_MASK          0xFF
+
+#define HINIC_API_CMD_RESP_RESERVED                    3
+#define HINIC_API_CMD_RESP_HEAD_CHAIN_ID(val)  \
+               (((val) >> HINIC_API_CMD_RESP_HEAD_CHAIN_ID_SHIFT) & \
+               HINIC_API_CMD_RESP_HEAD_CHAIN_ID_MASK)
+
+#define HINIC_API_CMD_RESP_HEAD_DRIVER_PRIV_SHIFT      40
+#define HINIC_API_CMD_RESP_HEAD_DRIVER_PRIV_MASK       0xFFFFFFU
+
+#define HINIC_API_CMD_RESP_HEAD_DRIVER_PRIV(val)       \
+               (u16)(((val) >> HINIC_API_CMD_RESP_HEAD_DRIVER_PRIV_SHIFT) & \
+               HINIC_API_CMD_RESP_HEAD_DRIVER_PRIV_MASK)
+
+#define HINIC_API_CMD_STATUS_HEAD_VALID_MASK           0xFFU
+#define HINIC_API_CMD_STATUS_HEAD_VALID_SHIFT          0
+
+#define HINIC_API_CMD_STATUS_HEAD_CHAIN_ID_MASK                0xFFU
+#define HINIC_API_CMD_STATUS_HEAD_CHAIN_ID_VALID_SHIFT 16
+
+#define HINIC_API_CMD_STATUS_CONS_IDX_MASK             0xFFFFFFU
+#define HINIC_API_CMD_STATUS_CONS_IDX_SHIFT            0
+
+#define HINIC_API_CMD_STATUS_FSM_MASK                  0xFU
+#define HINIC_API_CMD_STATUS_FSM_SHIFT                 24
+
+#define HINIC_API_CMD_STATUS_CHKSUM_ERR_MASK           0x3U
+#define HINIC_API_CMD_STATUS_CHKSUM_ERR_SHIFT          28
+
+#define HINIC_API_CMD_STATUS_CPLD_ERR_MASK             0x1U
+#define HINIC_API_CMD_STATUS_CPLD_ERR_SHIFT            30
+
+#define HINIC_API_CMD_STATUS_CHAIN_ID(val) \
+               (((val) >> HINIC_API_CMD_STATUS_HEAD_CHAIN_ID_VALID_SHIFT) & \
+               HINIC_API_CMD_STATUS_HEAD_VALID_MASK)
+
+#define HINIC_API_CMD_STATUS_CONS_IDX(val) \
+               ((val) & HINIC_API_CMD_STATUS_CONS_IDX_MASK)
+
+#define HINIC_API_CMD_STATUS_CHKSUM_ERR(val) \
+               (((val) >> HINIC_API_CMD_STATUS_CHKSUM_ERR_SHIFT) & \
+               HINIC_API_CMD_STATUS_CHKSUM_ERR_MASK)
+
+#define HINIC_API_CMD_STATUS_GET(val, member)                  \
+               (((val) >> HINIC_API_CMD_STATUS_##member##_SHIFT) & \
+               HINIC_API_CMD_STATUS_##member##_MASK)
+
+enum hinic_api_cmd_chain_type {
+       /* read from mgmt cpu command with completion  */
+       HINIC_API_CMD_WRITE_ASYNC_TO_MGMT_CPU   = 6,
+       /* PMD business api chain */
+       HINIC_API_CMD_PMD_WRITE_TO_MGMT         = 7,
+       HINIC_API_CMD_MAX
+};
+
+enum hinic_node_id {
+       HINIC_NODE_ID_MGMT_HOST = 21,
+};
+
+struct hinic_api_cmd_status {
+       u64 header;
+       u32 buf_desc;
+       u32 cell_addr_hi;
+       u32 cell_addr_lo;
+       u32 rsvd0;
+       u64 rsvd1;
+};
+
+/* HW struct */
+struct hinic_api_cmd_cell {
+       u64 ctrl;
+
+       /* address is 64 bit in HW struct */
+       u64 next_cell_paddr;
+
+       u64 desc;
+
+       /* HW struct */
+       union {
+               struct {
+                       u64 hw_cmd_paddr;
+               } write;
+
+               struct {
+                       u64 hw_wb_resp_paddr;
+                       u64 hw_cmd_paddr;
+               } read;
+       };
+};
+
+struct hinic_api_cmd_cell_ctxt {
+       dma_addr_t                      cell_paddr;
+       struct hinic_api_cmd_cell       *cell_vaddr;
+
+       dma_addr_t                      cell_paddr_free;
+       void                            *cell_vaddr_free;
+
+       dma_addr_t                      api_cmd_paddr;
+       void                            *api_cmd_vaddr;
+
+       dma_addr_t                      api_cmd_paddr_free;
+       void                            *api_cmd_vaddr_free;
+
+       int                             status;
+
+       u32                             saved_prod_idx;
+};
+
+struct hinic_api_cmd_chain_attr {
+       struct hinic_hwdev              *hwdev;
+       enum hinic_api_cmd_chain_type   chain_type;
+
+       u32                             num_cells;
+       u16                             rsp_size;
+       u16                             cell_size;
+};
+
+struct hinic_api_cmd_chain {
+       struct hinic_hwdev              *hwdev;
+       enum hinic_api_cmd_chain_type   chain_type;
+
+       u32                             num_cells;
+       u16                             cell_size;
+       u16                             rsp_size;
+
+       /* HW members is 24 bit format */
+       u32                             prod_idx;
+       u32                             cons_idx;
+
+       /* Async cmd can not be scheduled */
+       spinlock_t                      async_lock;
+
+       dma_addr_t                      wb_status_paddr;
+       struct hinic_api_cmd_status     *wb_status;
+
+       dma_addr_t                      head_cell_paddr;
+       struct hinic_api_cmd_cell       *head_node;
+
+       struct hinic_api_cmd_cell_ctxt  *cell_ctxt;
+       struct hinic_api_cmd_cell       *curr_node;
+};
+
+int hinic_api_cmd_write(struct hinic_api_cmd_chain *chain,
+                       enum hinic_node_id dest, void *cmd, u16 size);
+
+int hinic_api_cmd_init(struct hinic_hwdev *hwdev,
+                              struct hinic_api_cmd_chain **chain);
+
+void hinic_api_cmd_free(struct hinic_api_cmd_chain **chain);
+
+#endif /* _HINIC_PMD_API_CMD_H_ */
diff --git a/drivers/net/hinic/base/hinic_pmd_cmdq.c 
b/drivers/net/hinic/base/hinic_pmd_cmdq.c
new file mode 100644
index 000000000..39ca66d86
--- /dev/null
+++ b/drivers/net/hinic/base/hinic_pmd_cmdq.c
@@ -0,0 +1,901 @@
+/* SPDX-License-Identifier: BSD-3-Clause
+ * Copyright(c) 2017 Huawei Technologies Co., Ltd
+ */
+
+#include "hinic_pmd_dpdev.h"
+
+#define CMDQ_CMD_TIMEOUT                               5000 /* millisecond */
+
+#define UPPER_8_BITS(data)                             (((data) >> 8) & 0xFF)
+#define LOWER_8_BITS(data)                             ((data) & 0xFF)
+
+#define CMDQ_DB_INFO_HI_PROD_IDX_SHIFT                 0
+#define CMDQ_DB_INFO_QUEUE_TYPE_SHIFT                  23
+#define CMDQ_DB_INFO_CMDQ_TYPE_SHIFT                   24
+#define CMDQ_DB_INFO_SRC_TYPE_SHIFT                    27
+
+#define CMDQ_DB_INFO_HI_PROD_IDX_MASK                  0xFFU
+#define CMDQ_DB_INFO_QUEUE_TYPE_MASK                   0x1U
+#define CMDQ_DB_INFO_CMDQ_TYPE_MASK                    0x7U
+#define CMDQ_DB_INFO_SRC_TYPE_MASK                     0x1FU
+
+#define CMDQ_DB_INFO_SET(val, member)                  \
+                               (((val) & CMDQ_DB_INFO_##member##_MASK) \
+                               << CMDQ_DB_INFO_##member##_SHIFT)
+
+#define CMDQ_CTRL_PI_SHIFT                             0
+#define CMDQ_CTRL_CMD_SHIFT                            16
+#define CMDQ_CTRL_MOD_SHIFT                            24
+#define CMDQ_CTRL_ACK_TYPE_SHIFT                       29
+#define CMDQ_CTRL_HW_BUSY_BIT_SHIFT                    31
+
+#define CMDQ_CTRL_PI_MASK                              0xFFFFU
+#define CMDQ_CTRL_CMD_MASK                             0xFFU
+#define CMDQ_CTRL_MOD_MASK                             0x1FU
+#define CMDQ_CTRL_ACK_TYPE_MASK                                0x3U
+#define CMDQ_CTRL_HW_BUSY_BIT_MASK                     0x1U
+
+#define CMDQ_CTRL_SET(val, member)                     \
+                               (((val) & CMDQ_CTRL_##member##_MASK) \
+                                       << CMDQ_CTRL_##member##_SHIFT)
+
+#define CMDQ_CTRL_GET(val, member)                     \
+                               (((val) >> CMDQ_CTRL_##member##_SHIFT) \
+                                       & CMDQ_CTRL_##member##_MASK)
+
+#define CMDQ_CTRL_CLEAR(val, member)                   \
+                               ((val) & (~(CMDQ_CTRL_##member##_MASK \
+                                       << CMDQ_CTRL_##member##_SHIFT)))
+
+#define CMDQ_WQE_HEADER_BUFDESC_LEN_SHIFT              0
+#define CMDQ_WQE_HEADER_COMPLETE_FMT_SHIFT             15
+#define CMDQ_WQE_HEADER_DATA_FMT_SHIFT                 22
+#define CMDQ_WQE_HEADER_COMPLETE_REQ_SHIFT             23
+#define CMDQ_WQE_HEADER_COMPLETE_SECT_LEN_SHIFT                27
+#define CMDQ_WQE_HEADER_CTRL_LEN_SHIFT                 29
+#define CMDQ_WQE_HEADER_HW_BUSY_BIT_SHIFT              31
+
+#define CMDQ_WQE_HEADER_BUFDESC_LEN_MASK               0xFFU
+#define CMDQ_WQE_HEADER_COMPLETE_FMT_MASK              0x1U
+#define CMDQ_WQE_HEADER_DATA_FMT_MASK                  0x1U
+#define CMDQ_WQE_HEADER_COMPLETE_REQ_MASK              0x1U
+#define CMDQ_WQE_HEADER_COMPLETE_SECT_LEN_MASK         0x3U
+#define CMDQ_WQE_HEADER_CTRL_LEN_MASK                  0x3U
+#define CMDQ_WQE_HEADER_HW_BUSY_BIT_MASK               0x1U
+
+#define CMDQ_WQE_HEADER_SET(val, member)               \
+                               (((val) & CMDQ_WQE_HEADER_##member##_MASK) \
+                                       << CMDQ_WQE_HEADER_##member##_SHIFT)
+
+#define CMDQ_WQE_HEADER_GET(val, member)               \
+                               (((val) >> CMDQ_WQE_HEADER_##member##_SHIFT) \
+                                       & CMDQ_WQE_HEADER_##member##_MASK)
+
+#define CMDQ_CTXT_CURR_WQE_PAGE_PFN_SHIFT              0
+#define CMDQ_CTXT_EQ_ID_SHIFT                          56
+#define CMDQ_CTXT_CEQ_ARM_SHIFT                                61
+#define CMDQ_CTXT_CEQ_EN_SHIFT                         62
+#define CMDQ_CTXT_HW_BUSY_BIT_SHIFT                    63
+
+#define CMDQ_CTXT_CURR_WQE_PAGE_PFN_MASK               0xFFFFFFFFFFFFF
+#define CMDQ_CTXT_EQ_ID_MASK                           0x1F
+#define CMDQ_CTXT_CEQ_ARM_MASK                         0x1
+#define CMDQ_CTXT_CEQ_EN_MASK                          0x1
+#define CMDQ_CTXT_HW_BUSY_BIT_MASK                     0x1
+
+#define CMDQ_CTXT_PAGE_INFO_SET(val, member)           \
+                               (((u64)(val) & CMDQ_CTXT_##member##_MASK) \
+                                       << CMDQ_CTXT_##member##_SHIFT)
+
+#define CMDQ_CTXT_PAGE_INFO_CLEAR(val, member)         \
+                               ((val) & (~((u64)CMDQ_CTXT_##member##_MASK \
+                                       << CMDQ_CTXT_##member##_SHIFT)))
+
+#define CMDQ_CTXT_WQ_BLOCK_PFN_SHIFT                   0
+#define CMDQ_CTXT_CI_SHIFT                             52
+
+#define CMDQ_CTXT_WQ_BLOCK_PFN_MASK                    0xFFFFFFFFFFFFF
+#define CMDQ_CTXT_CI_MASK                              0xFFF
+
+#define CMDQ_CTXT_BLOCK_INFO_SET(val, member)          \
+                               (((u64)(val) & CMDQ_CTXT_##member##_MASK) \
+                                       << CMDQ_CTXT_##member##_SHIFT)
+
+#define CMDQ_CTXT_BLOCK_INFO_CLEAR(val, member)                \
+                               ((val) & (~((u64)CMDQ_CTXT_##member##_MASK \
+                                       << CMDQ_CTXT_##member##_SHIFT)))
+
+#define SAVED_DATA_ARM_SHIFT                   31
+
+#define SAVED_DATA_ARM_MASK                    0x1U
+
+#define SAVED_DATA_SET(val, member)            \
+                               (((val) & SAVED_DATA_##member##_MASK) \
+                                       << SAVED_DATA_##member##_SHIFT)
+
+#define SAVED_DATA_CLEAR(val, member)          \
+                               ((val) & (~(SAVED_DATA_##member##_MASK \
+                                       << SAVED_DATA_##member##_SHIFT)))
+
+#define WQE_ERRCODE_VAL_SHIFT                  20
+
+#define WQE_ERRCODE_VAL_MASK                   0xF
+
+#define WQE_ERRCODE_GET(val, member)           \
+                               (((val) >> WQE_ERRCODE_##member##_SHIFT) \
+                                       & WQE_ERRCODE_##member##_MASK)
+
+#define WQE_COMPLETED(ctrl_info)       CMDQ_CTRL_GET(ctrl_info, HW_BUSY_BIT)
+
+#define WQE_HEADER(wqe)                ((struct hinic_cmdq_header *)(wqe))
+
+#define CMDQ_DB_PI_OFF(pi)             (((u16)LOWER_8_BITS(pi)) << 3)
+
+#define CMDQ_DB_ADDR(db_base, pi)      \
+       (((u8 *)(db_base) + HINIC_DB_OFF) + CMDQ_DB_PI_OFF(pi))
+
+#define CMDQ_PFN(addr, page_size)      ((addr) >> (ilog2(page_size)))
+
+#define FIRST_DATA_TO_WRITE_LAST       sizeof(u64)
+
+#define WQE_LCMD_SIZE          64
+#define WQE_SCMD_SIZE          64
+
+#define COMPLETE_LEN           3
+
+#define CMDQ_WQEBB_SIZE                64
+#define CMDQ_WQEBB_SHIFT       6
+
+#define CMDQ_WQE_SIZE          64
+
+#define HINIC_CMDQ_WQ_BUF_SIZE 4096
+
+#define WQE_NUM_WQEBBS(wqe_size, wq)   \
+               ((u16)(ALIGN((u32)(wqe_size),   \
+               (wq)->wqebb_size) / (wq)->wqebb_size))
+
+#define cmdq_to_cmdqs(cmdq)    container_of((cmdq) - (cmdq)->cmdq_type, \
+                               struct hinic_cmdqs, cmdq[0])
+
+#define WAIT_CMDQ_ENABLE_TIMEOUT       300
+
+enum cmdq_scmd_type {
+       CMDQ_SET_ARM_CMD = 2,
+};
+
+enum cmdq_wqe_type {
+       WQE_LCMD_TYPE,
+       WQE_SCMD_TYPE,
+};
+
+enum ctrl_sect_len {
+       CTRL_SECT_LEN = 1,
+       CTRL_DIRECT_SECT_LEN = 2,
+};
+
+enum bufdesc_len {
+       BUFDESC_LCMD_LEN = 2,
+       BUFDESC_SCMD_LEN = 3,
+};
+
+enum data_format {
+       DATA_SGE,
+};
+
+enum completion_format {
+       COMPLETE_DIRECT,
+       COMPLETE_SGE,
+};
+
+enum completion_request {
+       CEQ_SET = 1,
+};
+
+enum cmdq_cmd_type {
+       SYNC_CMD_DIRECT_RESP,
+       SYNC_CMD_SGE_RESP,
+       ASYNC_CMD,
+};
+
+static int init_cmdq(struct hinic_cmdq *cmdq, struct hinic_hwdev *hwdev,
+                    struct hinic_wq *wq, enum hinic_cmdq_type q_type);
+static void cmdq_init_queue_ctxt(struct hinic_cmdq *cmdq,
+                                struct hinic_cmdq_ctxt *cmdq_ctxt);
+static void free_cmdq(struct hinic_hwdev *hwdev, struct hinic_cmdq *cmdq);
+static void hinic_cmdqs_free(struct hinic_hwdev *hwdev);
+
+bool hinic_cmdq_idle(struct hinic_cmdq *cmdq)
+{
+       struct hinic_wq *wq = cmdq->wq;
+
+       return ((wq->delta) == wq->q_depth ? true : false);
+}
+
+struct hinic_cmd_buf *hinic_alloc_cmd_buf(void *hwdev)
+{
+       struct hinic_cmdqs *cmdqs = ((struct hinic_hwdev *)hwdev)->cmdqs;
+       struct hinic_cmd_buf *cmd_buf;
+
+       cmd_buf = kzalloc(sizeof(*cmd_buf), GFP_KERNEL);
+       if (!cmd_buf) {
+               PMD_DRV_LOG(ERR, "Allocate cmd buffer failed");
+               return NULL;
+       }
+
+       cmd_buf->buf = pci_pool_alloc(cmdqs->cmd_buf_pool, GFP_KERNEL,
+                                     &cmd_buf->dma_addr);
+       if (!cmd_buf->buf) {
+               PMD_DRV_LOG(ERR, "Allocate cmd from the pool failed");
+               goto alloc_pci_buf_err;
+       }
+
+       return cmd_buf;
+
+alloc_pci_buf_err:
+       kfree(cmd_buf);
+       return NULL;
+}
+
+void hinic_free_cmd_buf(void *hwdev, struct hinic_cmd_buf *cmd_buf)
+{
+       struct hinic_cmdqs *cmdqs = ((struct hinic_hwdev *)hwdev)->cmdqs;
+
+       pci_pool_free(cmdqs->cmd_buf_pool, cmd_buf->buf, cmd_buf->dma_addr);
+       kfree(cmd_buf);
+}
+
+static int cmdq_wqe_size(enum cmdq_wqe_type wqe_type)
+{
+       int wqe_size = 0;
+
+       switch (wqe_type) {
+       case WQE_LCMD_TYPE:
+               wqe_size = WQE_LCMD_SIZE;
+               break;
+       case WQE_SCMD_TYPE:
+               wqe_size = WQE_SCMD_SIZE;
+               break;
+       }
+
+       return wqe_size;
+}
+
+static int cmdq_get_wqe_size(enum bufdesc_len len)
+{
+       int wqe_size = 0;
+
+       switch (len) {
+       case BUFDESC_LCMD_LEN:
+               wqe_size = WQE_LCMD_SIZE;
+               break;
+       case BUFDESC_SCMD_LEN:
+               wqe_size = WQE_SCMD_SIZE;
+               break;
+       }
+
+       return wqe_size;
+}
+
+static void cmdq_set_completion(struct hinic_cmdq_completion *complete,
+                                       struct hinic_cmd_buf *buf_out)
+{
+       struct hinic_sge_resp *sge_resp = &complete->sge_resp;
+
+       hinic_set_sge(&sge_resp->sge, buf_out->dma_addr,
+                     HINIC_CMDQ_BUF_SIZE);
+}
+
+static void cmdq_set_lcmd_bufdesc(struct hinic_cmdq_wqe_lcmd *wqe,
+                                       struct hinic_cmd_buf *buf_in)
+{
+       hinic_set_sge(&wqe->buf_desc.sge, buf_in->dma_addr, buf_in->size);
+}
+
+static void cmdq_fill_db(struct hinic_cmdq_db *db,
+                       enum hinic_cmdq_type cmdq_type, u16 prod_idx)
+{
+       db->db_info = CMDQ_DB_INFO_SET(UPPER_8_BITS(prod_idx), HI_PROD_IDX) |
+                       CMDQ_DB_INFO_SET(HINIC_DB_CMDQ_TYPE, QUEUE_TYPE) |
+                       CMDQ_DB_INFO_SET(cmdq_type, CMDQ_TYPE)          |
+                       CMDQ_DB_INFO_SET(HINIC_DB_SRC_CMDQ_TYPE, SRC_TYPE);
+}
+
+static void cmdq_set_db(struct hinic_cmdq *cmdq,
+                       enum hinic_cmdq_type cmdq_type, u16 prod_idx)
+{
+       struct hinic_cmdq_db db;
+
+       cmdq_fill_db(&db, cmdq_type, prod_idx);
+
+       /* The data that is written to HW should be in Big Endian Format */
+       db.db_info = cpu_to_be32(db.db_info);
+
+       rte_wmb();      /* write all before the doorbell */
+
+       writel(db.db_info, CMDQ_DB_ADDR(cmdq->db_base, prod_idx));
+}
+
+static void cmdq_wqe_fill(void *dst, void *src)
+{
+       memcpy((u8 *)dst + FIRST_DATA_TO_WRITE_LAST,
+              (u8 *)src + FIRST_DATA_TO_WRITE_LAST,
+              CMDQ_WQE_SIZE - FIRST_DATA_TO_WRITE_LAST);
+
+       rte_wmb();/* The first 8 bytes should be written last */
+
+       *(u64 *)dst = *(u64 *)src;
+}
+
+static void cmdq_prepare_wqe_ctrl(struct hinic_cmdq_wqe *wqe, int wrapped,
+                                 enum hinic_ack_type ack_type,
+                                 enum hinic_mod_type mod, u8 cmd, u16 prod_idx,
+                                 enum completion_format complete_format,
+                                 enum data_format local_data_format,
+                                 enum bufdesc_len buf_len)
+{
+       struct hinic_ctrl *ctrl;
+       enum ctrl_sect_len ctrl_len;
+       struct hinic_cmdq_wqe_lcmd *wqe_lcmd;
+       struct hinic_cmdq_wqe_scmd *wqe_scmd;
+       u32 saved_data = WQE_HEADER(wqe)->saved_data;
+
+       if (local_data_format == DATA_SGE) {
+               wqe_lcmd = &wqe->wqe_lcmd;
+
+               wqe_lcmd->status.status_info = 0;
+               ctrl = &wqe_lcmd->ctrl;
+               ctrl_len = CTRL_SECT_LEN;
+       } else {
+               wqe_scmd = &wqe->inline_wqe.wqe_scmd;
+
+               wqe_scmd->status.status_info = 0;
+               ctrl = &wqe_scmd->ctrl;
+               ctrl_len = CTRL_DIRECT_SECT_LEN;
+       }
+
+       ctrl->ctrl_info = CMDQ_CTRL_SET(prod_idx, PI)           |
+                       CMDQ_CTRL_SET(cmd, CMD)                 |
+                       CMDQ_CTRL_SET(mod, MOD)                 |
+                       CMDQ_CTRL_SET(ack_type, ACK_TYPE);
+
+       WQE_HEADER(wqe)->header_info =
+               CMDQ_WQE_HEADER_SET(buf_len, BUFDESC_LEN) |
+               CMDQ_WQE_HEADER_SET(complete_format, COMPLETE_FMT) |
+               CMDQ_WQE_HEADER_SET(local_data_format, DATA_FMT)        |
+               CMDQ_WQE_HEADER_SET(CEQ_SET, COMPLETE_REQ)      |
+               CMDQ_WQE_HEADER_SET(COMPLETE_LEN, COMPLETE_SECT_LEN) |
+               CMDQ_WQE_HEADER_SET(ctrl_len, CTRL_LEN)         |
+               CMDQ_WQE_HEADER_SET((u32)wrapped, HW_BUSY_BIT);
+
+       if (cmd == CMDQ_SET_ARM_CMD && mod == HINIC_MOD_COMM) {
+               saved_data &= SAVED_DATA_CLEAR(saved_data, ARM);
+               WQE_HEADER(wqe)->saved_data = saved_data |
+                                               SAVED_DATA_SET(1, ARM);
+       } else {
+               saved_data &= SAVED_DATA_CLEAR(saved_data, ARM);
+               WQE_HEADER(wqe)->saved_data = saved_data;
+       }
+}
+
+static void cmdq_set_lcmd_wqe(struct hinic_cmdq_wqe *wqe,
+                             enum cmdq_cmd_type cmd_type,
+                             struct hinic_cmd_buf *buf_in,
+                             struct hinic_cmd_buf *buf_out, int wrapped,
+                             enum hinic_ack_type ack_type,
+                             enum hinic_mod_type mod, u8 cmd, u16 prod_idx)
+{
+       struct hinic_cmdq_wqe_lcmd *wqe_lcmd = &wqe->wqe_lcmd;
+       enum completion_format complete_format = COMPLETE_DIRECT;
+
+       switch (cmd_type) {
+       case SYNC_CMD_SGE_RESP:
+               if (buf_out) {
+                       complete_format = COMPLETE_SGE;
+                       cmdq_set_completion(&wqe_lcmd->completion, buf_out);
+               }
+               break;
+       case SYNC_CMD_DIRECT_RESP:
+               complete_format = COMPLETE_DIRECT;
+               wqe_lcmd->completion.direct_resp = 0;
+               break;
+       case ASYNC_CMD:
+               complete_format = COMPLETE_DIRECT;
+               wqe_lcmd->completion.direct_resp = 0;
+
+               wqe_lcmd->buf_desc.saved_async_buf = (u64)(buf_in);
+               break;
+       }
+
+       cmdq_prepare_wqe_ctrl(wqe, wrapped, ack_type, mod, cmd,
+                             prod_idx, complete_format, DATA_SGE,
+                             BUFDESC_LCMD_LEN);
+
+       cmdq_set_lcmd_bufdesc(wqe_lcmd, buf_in);
+}
+
+static int cmdq_params_valid(struct hinic_cmd_buf *buf_in)
+{
+       if (buf_in->size > HINIC_CMDQ_MAX_DATA_SIZE) {
+               PMD_DRV_LOG(ERR, "Invalid CMDQ buffer size");
+               return -EINVAL;
+       }
+
+       return 0;
+}
+
+static int wait_cmdqs_enable(struct hinic_cmdqs *cmdqs)
+{
+       unsigned long end;
+
+       end = jiffies + msecs_to_jiffies(WAIT_CMDQ_ENABLE_TIMEOUT);
+       do {
+               if (cmdqs->status & HINIC_CMDQ_ENABLE)
+                       return 0;
+
+       } while (time_before(jiffies, end));
+
+       return -EBUSY;
+}
+
+static void cmdq_update_errcode(struct hinic_cmdq *cmdq, u16 prod_idx,
+                               int errcode)
+{
+       cmdq->errcode[prod_idx] = errcode;
+}
+
+static void clear_wqe_complete_bit(struct hinic_cmdq *cmdq,
+                                  struct hinic_cmdq_wqe *wqe)
+{
+       struct hinic_cmdq_wqe_lcmd *wqe_lcmd;
+       struct hinic_cmdq_inline_wqe *inline_wqe;
+       struct hinic_cmdq_wqe_scmd *wqe_scmd;
+       struct hinic_ctrl *ctrl;
+       u32 header_info = be32_to_cpu(WQE_HEADER(wqe)->header_info);
+       int buf_len = CMDQ_WQE_HEADER_GET(header_info, BUFDESC_LEN);
+       int wqe_size = cmdq_get_wqe_size(buf_len);
+       u16 num_wqebbs;
+
+       if (wqe_size == WQE_LCMD_SIZE) {
+               wqe_lcmd = &wqe->wqe_lcmd;
+               ctrl = &wqe_lcmd->ctrl;
+       } else {
+               inline_wqe = &wqe->inline_wqe;
+               wqe_scmd = &inline_wqe->wqe_scmd;
+               ctrl = &wqe_scmd->ctrl;
+       }
+
+       /* clear HW busy bit */
+       ctrl->ctrl_info = 0;
+
+       rte_wmb();      /* verify wqe is clear */
+
+       num_wqebbs = WQE_NUM_WQEBBS(wqe_size, cmdq->wq);
+       hinic_put_wqe(cmdq->wq, num_wqebbs);
+}
+
+static int hinic_set_cmdq_ctxts(struct hinic_hwdev *hwdev)
+{
+       struct hinic_cmdqs *cmdqs = hwdev->cmdqs;
+       struct hinic_cmdq_ctxt *cmdq_ctxt;
+       enum hinic_cmdq_type cmdq_type;
+       u16 in_size;
+       int err;
+
+       cmdq_type = HINIC_CMDQ_SYNC;
+       for (; cmdq_type < HINIC_MAX_CMDQ_TYPES; cmdq_type++) {
+               cmdq_ctxt = &cmdqs->cmdq[cmdq_type].cmdq_ctxt;
+               cmdq_ctxt->resp_aeq_num = HINIC_AEQ1;
+               in_size = sizeof(*cmdq_ctxt);
+               err = hinic_msg_to_mgmt_sync(hwdev, HINIC_MOD_COMM,
+                                            HINIC_MGMT_CMD_CMDQ_CTXT_SET,
+                                            cmdq_ctxt, in_size, NULL,
+                                            NULL, 0);
+               if (err) {
+                       PMD_DRV_LOG(ERR, "Set cmdq ctxt failed");
+                       return -EFAULT;
+               }
+       }
+
+       cmdqs->status |= HINIC_CMDQ_ENABLE;
+
+       return 0;
+}
+
+void hinic_comm_cmdqs_free(struct hinic_hwdev *hwdev)
+{
+       hinic_cmdqs_free(hwdev);
+}
+
+int hinic_reinit_cmdq_ctxts(struct hinic_hwdev *hwdev)
+{
+       struct hinic_cmdqs *cmdqs = hwdev->cmdqs;
+       enum hinic_cmdq_type cmdq_type;
+
+       cmdq_type = HINIC_CMDQ_SYNC;
+       for (; cmdq_type < HINIC_MAX_CMDQ_TYPES; cmdq_type++) {
+               cmdqs->cmdq[cmdq_type].wrapped = 1;
+               hinic_wq_wqe_pg_clear(cmdqs->cmdq[cmdq_type].wq);
+       }
+
+       return hinic_set_cmdq_ctxts(hwdev);
+}
+
+static int hinic_cmdqs_init(struct hinic_hwdev *hwdev)
+{
+       struct hinic_cmdqs *cmdqs;
+       struct hinic_cmdq_ctxt *cmdq_ctxt;
+       enum hinic_cmdq_type type, cmdq_type;
+       size_t saved_wqs_size;
+       int err;
+
+       cmdqs = kzalloc(sizeof(*cmdqs), GFP_KERNEL);
+       if (!cmdqs)
+               return -ENOMEM;
+
+       hwdev->cmdqs = cmdqs;
+       cmdqs->hwdev = hwdev;
+
+       saved_wqs_size = HINIC_MAX_CMDQ_TYPES * sizeof(struct hinic_wq);
+       cmdqs->saved_wqs = kzalloc(saved_wqs_size, GFP_KERNEL);
+       if (!cmdqs->saved_wqs) {
+               PMD_DRV_LOG(ERR, "Allocate saved wqs failed");
+               err = -ENOMEM;
+               goto alloc_wqs_err;
+       }
+
+       cmdqs->cmd_buf_pool = dma_pool_create("hinic_cmdq", hwdev->dev_hdl,
+                                             HINIC_CMDQ_BUF_SIZE,
+                                             HINIC_CMDQ_BUF_SIZE, 0ULL);
+       if (!cmdqs->cmd_buf_pool) {
+               PMD_DRV_LOG(ERR, "Create cmdq buffer pool failed");
+               err = -ENOMEM;
+               goto pool_create_err;
+       }
+
+       err = hinic_cmdq_alloc(cmdqs->saved_wqs, hwdev->dev_hdl,
+                              HINIC_MAX_CMDQ_TYPES, HINIC_CMDQ_WQ_BUF_SIZE,
+                              CMDQ_WQEBB_SHIFT, HINIC_CMDQ_DEPTH);
+       if (err) {
+               PMD_DRV_LOG(ERR, "Allocate cmdq failed");
+               goto cmdq_alloc_err;
+       }
+
+       cmdq_type = HINIC_CMDQ_SYNC;
+       for (; cmdq_type < HINIC_MAX_CMDQ_TYPES; cmdq_type++) {
+               err = init_cmdq(&cmdqs->cmdq[cmdq_type], hwdev,
+                               &cmdqs->saved_wqs[cmdq_type], cmdq_type);
+               if (err) {
+                       PMD_DRV_LOG(ERR, "Initialize cmdq failed");
+                       goto init_cmdq_err;
+               }
+
+               cmdq_ctxt = &cmdqs->cmdq[cmdq_type].cmdq_ctxt;
+               cmdq_init_queue_ctxt(&cmdqs->cmdq[cmdq_type], cmdq_ctxt);
+       }
+
+       err = hinic_set_cmdq_ctxts(hwdev);
+       if (err)
+               goto init_cmdq_err;
+
+       return 0;
+
+init_cmdq_err:
+       type = HINIC_CMDQ_SYNC;
+       for ( ; type < cmdq_type; type++)
+               free_cmdq(hwdev, &cmdqs->cmdq[type]);
+
+       hinic_cmdq_free(hwdev->dev_hdl, cmdqs->saved_wqs, HINIC_MAX_CMDQ_TYPES);
+
+cmdq_alloc_err:
+       dma_pool_destroy(cmdqs->cmd_buf_pool);
+
+pool_create_err:
+       kfree(cmdqs->saved_wqs);
+
+alloc_wqs_err:
+       kfree(cmdqs);
+
+       return err;
+}
+
+static void hinic_cmdqs_free(struct hinic_hwdev *hwdev)
+{
+       struct hinic_cmdqs *cmdqs = hwdev->cmdqs;
+       enum hinic_cmdq_type cmdq_type = HINIC_CMDQ_SYNC;
+
+       cmdqs->status &= ~HINIC_CMDQ_ENABLE;
+
+       for ( ; cmdq_type < HINIC_MAX_CMDQ_TYPES; cmdq_type++)
+               free_cmdq(cmdqs->hwdev, &cmdqs->cmdq[cmdq_type]);
+
+       hinic_cmdq_free(hwdev->dev_hdl, cmdqs->saved_wqs,
+                       HINIC_MAX_CMDQ_TYPES);
+
+       dma_pool_destroy(cmdqs->cmd_buf_pool);
+
+       kfree(cmdqs->saved_wqs);
+
+       kfree(cmdqs);
+}
+
+static int hinic_set_cmdq_depth(struct hinic_hwdev *hwdev, u16 cmdq_depth)
+{
+       struct hinic_root_ctxt root_ctxt;
+
+       memset(&root_ctxt, 0, sizeof(root_ctxt));
+       root_ctxt.mgmt_msg_head.resp_aeq_num = HINIC_AEQ1;
+       root_ctxt.func_idx = hinic_global_func_id(hwdev);
+       root_ctxt.ppf_idx = hinic_ppf_idx(hwdev);
+       root_ctxt.set_cmdq_depth = 1;
+       root_ctxt.cmdq_depth = (u8)ilog2(cmdq_depth);
+       return hinic_msg_to_mgmt_sync(hwdev, HINIC_MOD_COMM,
+                                     HINIC_MGMT_CMD_VAT_SET,
+                                     &root_ctxt, sizeof(root_ctxt),
+                                     NULL, NULL, 0);
+}
+
+int hinic_comm_cmdqs_init(struct hinic_hwdev *hwdev)
+{
+       int err;
+
+       err = hinic_cmdqs_init(hwdev);
+       if (err) {
+               PMD_DRV_LOG(ERR, "Init cmd queues failed");
+               return err;
+       }
+
+       err = hinic_set_cmdq_depth(hwdev, HINIC_CMDQ_DEPTH);
+       if (err) {
+               PMD_DRV_LOG(ERR, "Set cmdq depth failed");
+               goto set_cmdq_depth_err;
+       }
+
+       return 0;
+
+set_cmdq_depth_err:
+       hinic_cmdqs_free(hwdev);
+
+       return err;
+}
+
+static int init_cmdq(struct hinic_cmdq *cmdq, struct hinic_hwdev *hwdev,
+                    struct hinic_wq *wq, enum hinic_cmdq_type q_type)
+{
+       void __iomem *db_base;
+       int err = 0;
+       size_t errcode_size;
+       size_t cmd_infos_size;
+
+       cmdq->wq = wq;
+       cmdq->cmdq_type = q_type;
+       cmdq->wrapped = 1;
+
+       spin_lock_init(&cmdq->cmdq_lock);
+
+       errcode_size = wq->q_depth * sizeof(*cmdq->errcode);
+       cmdq->errcode = kzalloc(errcode_size, GFP_KERNEL);
+       if (!cmdq->errcode) {
+               PMD_DRV_LOG(ERR, "Allocate errcode for cmdq failed");
+               spin_lock_deinit(&cmdq->cmdq_lock);
+               return -ENOMEM;
+       }
+
+       cmd_infos_size = wq->q_depth * sizeof(*cmdq->cmd_infos);
+       cmdq->cmd_infos = kzalloc(cmd_infos_size, GFP_KERNEL);
+       if (!cmdq->cmd_infos) {
+               PMD_DRV_LOG(ERR, "Allocate errcode for cmdq failed");
+               err = -ENOMEM;
+               goto cmd_infos_err;
+       }
+
+       err = hinic_alloc_db_addr(hwdev, &db_base, NULL);
+       if (err)
+               goto alloc_db_err;
+
+       cmdq->db_base = (u8 *)db_base;
+       return 0;
+
+alloc_db_err:
+       kfree(cmdq->cmd_infos);
+
+cmd_infos_err:
+       kfree(cmdq->errcode);
+       spin_lock_deinit(&cmdq->cmdq_lock);
+
+       return err;
+}
+
+static void free_cmdq(struct hinic_hwdev *hwdev, struct hinic_cmdq *cmdq)
+{
+       hinic_free_db_addr(hwdev, cmdq->db_base, NULL);
+       kfree(cmdq->cmd_infos);
+       kfree(cmdq->errcode);
+       spin_lock_deinit(&cmdq->cmdq_lock);
+}
+
+static void cmdq_init_queue_ctxt(struct hinic_cmdq *cmdq,
+                                struct hinic_cmdq_ctxt *cmdq_ctxt)
+{
+       struct hinic_cmdqs *cmdqs = (struct hinic_cmdqs *)cmdq_to_cmdqs(cmdq);
+       struct hinic_hwdev *hwdev = cmdqs->hwdev;
+       struct hinic_wq *wq = cmdq->wq;
+       struct hinic_cmdq_ctxt_info *ctxt_info = &cmdq_ctxt->ctxt_info;
+       u64 wq_first_page_paddr, pfn;
+
+       u16 start_ci = (u16)(wq->cons_idx);
+
+       /* The data in the HW is in Big Endian Format */
+       wq_first_page_paddr = wq->queue_buf_paddr;
+
+       pfn = CMDQ_PFN(wq_first_page_paddr, PAGE_SIZE);
+       ctxt_info->curr_wqe_page_pfn =
+               CMDQ_CTXT_PAGE_INFO_SET(1, HW_BUSY_BIT) |
+               CMDQ_CTXT_PAGE_INFO_SET(1, CEQ_EN)      |
+               CMDQ_CTXT_PAGE_INFO_SET(0, CEQ_ARM)     |
+               CMDQ_CTXT_PAGE_INFO_SET(HINIC_CEQ_ID_CMDQ, EQ_ID) |
+               CMDQ_CTXT_PAGE_INFO_SET(pfn, CURR_WQE_PAGE_PFN);
+
+       ctxt_info->wq_block_pfn = CMDQ_CTXT_BLOCK_INFO_SET(start_ci, CI) |
+                               CMDQ_CTXT_BLOCK_INFO_SET(pfn, WQ_BLOCK_PFN);
+       cmdq_ctxt->func_idx = HINIC_HWIF_GLOBAL_IDX(hwdev->hwif);
+       cmdq_ctxt->ppf_idx  = HINIC_HWIF_PPF_IDX(hwdev->hwif);
+       cmdq_ctxt->cmdq_id  = cmdq->cmdq_type;
+}
+
+static int hinic_cmdq_poll_msg(struct hinic_cmdq *cmdq, u32 timeout)
+{
+       struct hinic_cmdq_wqe *wqe;
+       struct hinic_cmdq_wqe_lcmd *wqe_lcmd;
+       struct hinic_ctrl *ctrl;
+       struct hinic_cmdq_cmd_info *cmd_info;
+       u32 status_info, ctrl_info;
+       u16 ci;
+       int errcode;
+       unsigned long end;
+       int done = 0;
+       int rc = 0;
+
+       wqe = (struct hinic_cmdq_wqe *)hinic_read_wqe(cmdq->wq, 1, &ci);
+       if (wqe == NULL) {
+               PMD_DRV_LOG(ERR, "No outstanding cmdq msg");
+               return -EINVAL;
+       }
+
+       cmd_info = &cmdq->cmd_infos[ci];
+       /* this cmd has not been filled and send to hw, or get TMO msg ack*/
+       if (cmd_info->cmd_type == HINIC_CMD_TYPE_NONE) {
+               PMD_DRV_LOG(ERR, "Cmdq msg has not been filled and send to hw, 
or get TMO msg ack. cmdq ci: %u",
+                           ci);
+               return -EINVAL;
+       }
+
+       /* only arm bit is using scmd wqe, the wqe is lcmd */
+       wqe_lcmd = &wqe->wqe_lcmd;
+       ctrl = &wqe_lcmd->ctrl;
+       end = jiffies + msecs_to_jiffies(timeout);
+
+       do {
+               ctrl_info = be32_to_cpu((ctrl)->ctrl_info);
+               if (WQE_COMPLETED(ctrl_info)) {
+                       done = 1;
+                       break;
+               }
+
+               rte_delay_ms(1);
+       } while (time_before(jiffies, end));
+
+       if (done) {
+               status_info = be32_to_cpu(wqe_lcmd->status.status_info);
+               errcode = WQE_ERRCODE_GET(status_info, VAL);
+               cmdq_update_errcode(cmdq, ci, errcode);
+               clear_wqe_complete_bit(cmdq, wqe);
+               rc = 0;
+       } else {
+               PMD_DRV_LOG(ERR, "Poll cmdq msg time out, ci: %u", ci);
+               rc = -ETIMEDOUT;
+       }
+
+       /* set this cmd invalid */
+       cmd_info->cmd_type = HINIC_CMD_TYPE_NONE;
+
+       return rc;
+}
+
+static int cmdq_sync_cmd_direct_resp(struct hinic_cmdq *cmdq,
+                                    enum hinic_ack_type ack_type,
+                                    enum hinic_mod_type mod, u8 cmd,
+                                    struct hinic_cmd_buf *buf_in,
+                                    u64 *out_param, u32 timeout)
+{
+       struct hinic_wq *wq = cmdq->wq;
+       struct hinic_cmdq_wqe *curr_wqe, wqe;
+       struct hinic_cmdq_wqe_lcmd *wqe_lcmd;
+       u16 curr_prod_idx, next_prod_idx, num_wqebbs;
+       int wrapped, wqe_size = cmdq_wqe_size(WQE_LCMD_TYPE);
+       u32 timeo;
+       int err;
+
+       num_wqebbs = WQE_NUM_WQEBBS(wqe_size, wq);
+
+       /* Keep wrapped and doorbell index correct. */
+       spin_lock(&cmdq->cmdq_lock);
+
+       curr_wqe = (struct hinic_cmdq_wqe *)hinic_get_wqe(cmdq->wq, num_wqebbs,
+                                                         &curr_prod_idx);
+       if (!curr_wqe) {
+               err = -EBUSY;
+               goto cmdq_unlock;
+       }
+
+       memset(&wqe, 0, sizeof(wqe));
+       wrapped = cmdq->wrapped;
+
+       next_prod_idx = curr_prod_idx + num_wqebbs;
+       if (next_prod_idx >= wq->q_depth) {
+               cmdq->wrapped = !cmdq->wrapped;
+               next_prod_idx -= wq->q_depth;
+       }
+
+       cmdq_set_lcmd_wqe(&wqe, SYNC_CMD_DIRECT_RESP, buf_in, NULL,
+                         wrapped, ack_type, mod, cmd, curr_prod_idx);
+
+       /* The data that is written to HW should be in Big Endian Format */
+       hinic_cpu_to_be32(&wqe, wqe_size);
+
+       /* CMDQ WQE is not shadow, therefore wqe will be written to wq */
+       cmdq_wqe_fill(curr_wqe, &wqe);
+
+       cmdq->cmd_infos[curr_prod_idx].cmd_type = HINIC_CMD_TYPE_NORMAL;
+
+       cmdq_set_db(cmdq, HINIC_CMDQ_SYNC, next_prod_idx);
+
+       timeo = msecs_to_jiffies(timeout ? timeout : CMDQ_CMD_TIMEOUT);
+       err = hinic_cmdq_poll_msg(cmdq, timeo);
+       if (err) {
+               PMD_DRV_LOG(ERR, "Cmdq poll msg ack failed, prod idx: 0x%x",
+                       curr_prod_idx);
+               err = -ETIMEDOUT;
+               goto cmdq_unlock;
+       }
+
+       rte_smp_rmb();  /* read error code after completion */
+
+       if (out_param) {
+               wqe_lcmd = &curr_wqe->wqe_lcmd;
+               *out_param = cpu_to_be64(wqe_lcmd->completion.direct_resp);
+       }
+
+       if (cmdq->errcode[curr_prod_idx] > 1) {
+               err = cmdq->errcode[curr_prod_idx];
+               goto cmdq_unlock;
+       }
+
+cmdq_unlock:
+       spin_unlock(&cmdq->cmdq_lock);
+
+       return err;
+}
+
+int hinic_cmdq_direct_resp(void *hwdev, enum hinic_ack_type ack_type,
+                          enum hinic_mod_type mod, u8 cmd,
+                          struct hinic_cmd_buf *buf_in,
+                          u64 *out_param, u32 timeout)
+{
+       struct hinic_cmdqs *cmdqs = ((struct hinic_hwdev *)hwdev)->cmdqs;
+       int err = cmdq_params_valid(buf_in);
+
+       if (err) {
+               PMD_DRV_LOG(ERR, "Invalid CMDQ parameters");
+               return err;
+       }
+
+       err = wait_cmdqs_enable(cmdqs);
+       if (err) {
+               PMD_DRV_LOG(ERR, "Cmdq is disable");
+               return err;
+       }
+
+       return cmdq_sync_cmd_direct_resp(&cmdqs->cmdq[HINIC_CMDQ_SYNC],
+                                        ack_type, mod, cmd, buf_in,
+                                        out_param, timeout);
+}
diff --git a/drivers/net/hinic/base/hinic_pmd_cmdq.h 
b/drivers/net/hinic/base/hinic_pmd_cmdq.h
new file mode 100644
index 000000000..f4b74e711
--- /dev/null
+++ b/drivers/net/hinic/base/hinic_pmd_cmdq.h
@@ -0,0 +1,190 @@
+/* SPDX-License-Identifier: BSD-3-Clause
+ * Copyright(c) 2017 Huawei Technologies Co., Ltd
+ */
+
+#ifndef _HINIC_PMD_CMDQ_H_
+#define _HINIC_PMD_CMDQ_H_
+
+#define HINIC_DB_OFF                   0x00000800
+
+#define HINIC_SCMD_DATA_LEN            16
+
+/* hiovs pmd use 64, kernel l2nic use 4096 */
+#define        HINIC_CMDQ_DEPTH                64
+
+#define        HINIC_CMDQ_BUF_SIZE             2048U
+#define HINIC_CMDQ_BUF_HW_RSVD         8
+#define HINIC_CMDQ_MAX_DATA_SIZE       (HINIC_CMDQ_BUF_SIZE    \
+                                        - HINIC_CMDQ_BUF_HW_RSVD)
+
+enum hinic_cmdq_type {
+       HINIC_CMDQ_SYNC,
+       HINIC_CMDQ_ASYNC,
+       HINIC_MAX_CMDQ_TYPES,
+};
+
+enum hinic_db_src_type {
+       HINIC_DB_SRC_CMDQ_TYPE,
+       HINIC_DB_SRC_L2NIC_SQ_TYPE,
+};
+
+enum hinic_cmdq_db_type {
+       HINIC_DB_SQ_RQ_TYPE,
+       HINIC_DB_CMDQ_TYPE,
+};
+
+/* CMDQ WQE CTRLS */
+struct hinic_cmdq_header {
+       u32     header_info;
+       u32     saved_data;
+};
+
+struct hinic_scmd_bufdesc {
+       u32     buf_len;
+       u32     rsvd;
+       u8      data[HINIC_SCMD_DATA_LEN];
+};
+
+struct hinic_lcmd_bufdesc {
+       struct hinic_sge        sge;
+       u32                     rsvd1;
+       u64                     saved_async_buf;
+       u64                     rsvd3;
+};
+
+struct hinic_cmdq_db {
+       u32     db_info;
+       u32     rsvd;
+};
+
+struct hinic_status {
+       u32 status_info;
+};
+
+struct hinic_ctrl {
+       u32 ctrl_info;
+};
+
+struct hinic_sge_resp {
+       struct hinic_sge sge;
+       u32             rsvd;
+};
+
+struct hinic_cmdq_completion {
+       /* HW Format */
+       union {
+               struct hinic_sge_resp   sge_resp;
+               u64                     direct_resp;
+       };
+};
+
+struct hinic_cmdq_wqe_scmd {
+       struct hinic_cmdq_header        header;
+       struct hinic_cmdq_db            db;
+       struct hinic_status             status;
+       struct hinic_ctrl               ctrl;
+       struct hinic_cmdq_completion    completion;
+       struct hinic_scmd_bufdesc       buf_desc;
+};
+
+struct hinic_cmdq_wqe_lcmd {
+       struct hinic_cmdq_header        header;
+       struct hinic_status             status;
+       struct hinic_ctrl               ctrl;
+       struct hinic_cmdq_completion    completion;
+       struct hinic_lcmd_bufdesc       buf_desc;
+};
+
+struct hinic_cmdq_inline_wqe {
+       struct hinic_cmdq_wqe_scmd      wqe_scmd;
+};
+
+struct hinic_cmdq_wqe {
+       /* HW Format */
+       union{
+               struct hinic_cmdq_inline_wqe    inline_wqe;
+               struct hinic_cmdq_wqe_lcmd      wqe_lcmd;
+       };
+};
+
+struct hinic_cmdq_ctxt_info {
+       u64     curr_wqe_page_pfn;
+       u64     wq_block_pfn;
+};
+
+/* New interface */
+struct hinic_cmdq_ctxt {
+       u8      status;
+       u8      version;
+       u8      resp_aeq_num;
+       u8      rsvd0[5];
+
+       u16     func_idx;
+       u8      cmdq_id;
+       u8      ppf_idx;
+
+       u8      rsvd1[4];
+
+       struct hinic_cmdq_ctxt_info ctxt_info;
+};
+
+enum hinic_cmdq_status {
+       HINIC_CMDQ_ENABLE = BIT(0),
+};
+
+enum hinic_cmdq_cmd_type {
+       HINIC_CMD_TYPE_NONE,
+       HINIC_CMD_TYPE_SET_ARM,
+       HINIC_CMD_TYPE_NORMAL,
+};
+
+struct hinic_cmdq_cmd_info {
+       enum hinic_cmdq_cmd_type cmd_type;
+};
+
+struct hinic_cmdq {
+       struct hinic_wq                 *wq;
+
+       enum hinic_cmdq_type            cmdq_type;
+       int                             wrapped;
+
+       hinic_spinlock_t                cmdq_lock;
+
+       int                             *errcode;
+
+       /* doorbell area */
+       u8 __iomem                      *db_base;
+
+       struct hinic_cmdq_ctxt          cmdq_ctxt;
+
+       struct hinic_cmdq_cmd_info      *cmd_infos;
+};
+
+struct hinic_cmdqs {
+       struct hinic_hwdev              *hwdev;
+
+       struct pci_pool                 *cmd_buf_pool;
+
+       struct hinic_wq                 *saved_wqs;
+
+       struct hinic_cmdq               cmdq[HINIC_MAX_CMDQ_TYPES];
+
+       u32                             status;
+};
+
+int hinic_reinit_cmdq_ctxts(struct hinic_hwdev *hwdev);
+
+bool hinic_cmdq_idle(struct hinic_cmdq *cmdq);
+
+struct hinic_cmd_buf *hinic_alloc_cmd_buf(void *hwdev);
+void hinic_free_cmd_buf(void *hwdev, struct hinic_cmd_buf *buf);
+
+/* PF/VF send cmd to ucode by cmdq, and return if success.
+ * timeout=0, use default timeout.
+ */
+int hinic_cmdq_direct_resp(void *hwdev, enum hinic_ack_type ack_type,
+                          enum hinic_mod_type mod, u8 cmd,
+                          struct hinic_cmd_buf *buf_in,
+                          u64 *out_param, u32 timeout);
+
+#endif /* _HINIC_PMD_CMDQ_H_ */
-- 
2.18.0

Reply via email to