This fixes the following checkpatch error:

ERROR: trailing whitespace

Signed-off-by: Abdun Nihaal <abdun.nih...@gmail.com>
---
 drivers/staging/mt7621-pci/pci-mt7621.c | 32 ++++++++++++-------------
 1 file changed, 16 insertions(+), 16 deletions(-)

diff --git a/drivers/staging/mt7621-pci/pci-mt7621.c 
b/drivers/staging/mt7621-pci/pci-mt7621.c
index 44f1a592a7a5..fbcee58445b3 100644
--- a/drivers/staging/mt7621-pci/pci-mt7621.c
+++ b/drivers/staging/mt7621-pci/pci-mt7621.c
@@ -498,7 +498,7 @@ set_phy_for_ssc(void)
                printk("***** Xtal 40MHz *****\n");
        } else {                        // 25MHz | 20MHz Xtal
                set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490),  
6, 2, 0x00);     // RG_PE1_H_PLL_PREDIV             //Pre-divider ratio (for 
host mode)
-               if (reg >= 6) {         
+               if (reg >= 6) {
                        printk("***** Xtal 25MHz *****\n");
                        set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 
0x4bc),  4, 2, 0x01);     // RG_PE1_H_PLL_FBKSEL             //Feedback clock 
select
                        set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 
0x49c),  0,31, 0x18000000);       // RG_PE1_H_LCDDS_PCW_NCPO         //DDS NCPO 
PCW (for host mode)
@@ -510,15 +510,15 @@ set_phy_for_ssc(void)
                }
        }
        set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4a0),  5, 1, 
0x01);     // RG_PE1_LCDDS_CLK_PH_INV         //DDS clock inversion
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490), 22, 2, 
0x02);     // RG_PE1_H_PLL_BC                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490), 18, 4, 
0x06);     // RG_PE1_H_PLL_BP                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490), 12, 4, 
0x02);     // RG_PE1_H_PLL_IR                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490),  8, 4, 
0x01);     // RG_PE1_H_PLL_IC                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4ac), 16, 3, 
0x00);     // RG_PE1_H_PLL_BR                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490),  1, 3, 
0x02);     // RG_PE1_PLL_DIVEN                
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490), 22, 2, 
0x02);     // RG_PE1_H_PLL_BC
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490), 18, 4, 
0x06);     // RG_PE1_H_PLL_BP
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490), 12, 4, 
0x02);     // RG_PE1_H_PLL_IR
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490),  8, 4, 
0x01);     // RG_PE1_H_PLL_IC
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4ac), 16, 3, 
0x00);     // RG_PE1_H_PLL_BR
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x490),  1, 3, 
0x02);     // RG_PE1_PLL_DIVEN
        if(reg <= 5 && reg >= 3) {      // 40MHz Xtal
                set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x414),  
6, 2, 0x01);     // rg_pe1_mstckdiv              //value of da_pe1_mstckdiv 
when force mode enable
-               set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x414),  
5, 1, 0x01);     // rg_pe1_frc_mstckdiv          //force mode enable of 
da_pe1_mstckdiv      
+               set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x414),  
5, 1, 0x01);     // rg_pe1_frc_mstckdiv          //force mode enable of 
da_pe1_mstckdiv
        }
        /* Enable PHY and disable force mode */
        set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x000),  5, 1, 
0x01);     // rg_pe1_phy_en                   //Port 0 enable
@@ -546,15 +546,15 @@ set_phy_for_ssc(void)
                }
        }
        set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4a0),  5, 1, 
0x01);       // RG_PE1_LCDDS_CLK_PH_INV         //DDS clock inversion
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490), 22, 2, 
0x02);       // RG_PE1_H_PLL_BC                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490), 18, 4, 
0x06);       // RG_PE1_H_PLL_BP                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490), 12, 4, 
0x02);       // RG_PE1_H_PLL_IR                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490),  8, 4, 
0x01);       // RG_PE1_H_PLL_IC                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4ac), 16, 3, 
0x00);       // RG_PE1_H_PLL_BR                 
-       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490),  1, 3, 
0x02);       // RG_PE1_PLL_DIVEN                
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490), 22, 2, 
0x02);       // RG_PE1_H_PLL_BC
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490), 18, 4, 
0x06);       // RG_PE1_H_PLL_BP
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490), 12, 4, 
0x02);       // RG_PE1_H_PLL_IR
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490),  8, 4, 
0x01);       // RG_PE1_H_PLL_IC
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4ac), 16, 3, 
0x00);       // RG_PE1_H_PLL_BR
+       set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490),  1, 3, 
0x02);       // RG_PE1_PLL_DIVEN
        if(reg <= 5 && reg >= 3) {      // 40MHz Xtal
                set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x414),  6, 
2, 0x01);       // rg_pe1_mstckdiv              //value of da_pe1_mstckdiv when 
force mode enable
-               set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x414),  5, 
1, 0x01);       // rg_pe1_frc_mstckdiv          //force mode enable of 
da_pe1_mstckdiv      
+               set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x414),  5, 
1, 0x01);       // rg_pe1_frc_mstckdiv          //force mode enable of 
da_pe1_mstckdiv
        }
        /* Enable PHY and disable force mode */
        set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x000),  5, 1, 
0x01);       // rg_pe1_phy_en                   //Port 0 enable
@@ -650,7 +650,7 @@ static int mt7621_pci_probe(struct platform_device *pdev)
        RALINK_PCIE_CLK_GEN |= 0x80000000;
        mdelay(50);
        RALINK_RSTCTRL = (RALINK_RSTCTRL & ~RALINK_PCIE_RST);
-       
+
 
 #if defined GPIO_PERST /* add GPIO control instead of PERST_N */  /*chhung*/
        *(unsigned int *)(0xbe000620) |= 0x1<<19 | 0x1<<8 | 0x1<<7;             
// set DATA
-- 
2.17.0

_______________________________________________
devel mailing list
de...@linuxdriverproject.org
http://driverdev.linuxdriverproject.org/mailman/listinfo/driverdev-devel

Reply via email to