From: Rob Clark <robdcl...@chromium.org>

In the case of iova fault triggered devcore dumps, include additional
debug information based on what we think is the current page tables,
including the TTBR0 value (which should match what we have in
adreno_smmu_fault_info unless things have gone horribly wrong), and
the pagetable entries traversed in the process of resolving the
faulting iova.

Signed-off-by: Rob Clark <robdcl...@chromium.org>
---
v2: Fix build error on 32b/armv7

 drivers/gpu/drm/msm/adreno/adreno_gpu.c | 10 ++++++++++
 drivers/gpu/drm/msm/msm_gpu.c           | 10 ++++++++++
 drivers/gpu/drm/msm/msm_gpu.h           |  8 ++++++++
 drivers/gpu/drm/msm/msm_iommu.c         | 17 +++++++++++++++++
 drivers/gpu/drm/msm/msm_mmu.h           |  2 ++
 5 files changed, 47 insertions(+)

diff --git a/drivers/gpu/drm/msm/adreno/adreno_gpu.c 
b/drivers/gpu/drm/msm/adreno/adreno_gpu.c
index 42e522a60623..7bac86b01f30 100644
--- a/drivers/gpu/drm/msm/adreno/adreno_gpu.c
+++ b/drivers/gpu/drm/msm/adreno/adreno_gpu.c
@@ -707,6 +707,16 @@ void adreno_show(struct msm_gpu *gpu, struct msm_gpu_state 
*state,
                drm_printf(p, "  - dir: %s\n", info->flags & IOMMU_FAULT_WRITE 
? "WRITE" : "READ");
                drm_printf(p, "  - type: %s\n", info->type);
                drm_printf(p, "  - source: %s\n", info->block);
+
+               /* Information extracted from what we think are the current
+                * pgtables.  Hopefully the TTBR0 matches what we've extracted
+                * from the SMMU registers in smmu_info!
+                */
+               drm_puts(p, "pgtable-fault-info:\n");
+               drm_printf(p, "  - ttbr0: %.16llx\n", (u64)info->pgtbl_ttbr0);
+               drm_printf(p, "  - asid: %d\n", info->asid);
+               drm_printf(p, "  - ptes: %.16llx %.16llx %.16llx %.16llx\n",
+                          info->ptes[0], info->ptes[1], info->ptes[2], 
info->ptes[3]);
        }
 
        drm_printf(p, "rbbm-status: 0x%08x\n", state->rbbm_status);
diff --git a/drivers/gpu/drm/msm/msm_gpu.c b/drivers/gpu/drm/msm/msm_gpu.c
index 8a3a592da3a4..d1a16642ecd5 100644
--- a/drivers/gpu/drm/msm/msm_gpu.c
+++ b/drivers/gpu/drm/msm/msm_gpu.c
@@ -284,6 +284,16 @@ static void msm_gpu_crashstate_capture(struct msm_gpu *gpu,
        if (submit) {
                int i, nr = 0;
 
+               if (state->fault_info.smmu_info.ttbr0) {
+                       struct msm_gpu_fault_info *info = &state->fault_info;
+                       struct msm_mmu *mmu = submit->aspace->mmu;
+
+                       msm_iommu_pagetable_params(mmu, &info->pgtbl_ttbr0,
+                                                  &info->asid);
+                       msm_iommu_pagetable_walk(mmu, info->iova, info->ptes,
+                                                ARRAY_SIZE(info->ptes));
+               }
+
                /* count # of buffers to dump: */
                for (i = 0; i < submit->nr_bos; i++)
                        if (should_dump(submit, i))
diff --git a/drivers/gpu/drm/msm/msm_gpu.h b/drivers/gpu/drm/msm/msm_gpu.h
index 0e132795123f..ab4c80065ac5 100644
--- a/drivers/gpu/drm/msm/msm_gpu.h
+++ b/drivers/gpu/drm/msm/msm_gpu.h
@@ -78,6 +78,14 @@ struct msm_gpu_fault_info {
        int flags;
        const char *type;
        const char *block;
+
+       /* Information about what we think/expect is the current SMMU state,
+        * for example expected_ttbr0 should match smmu_info.ttbr0 which
+        * was read back from SMMU registers.
+        */
+       phys_addr_t pgtbl_ttbr0;
+       u64 ptes[4];
+       int asid;
 };
 
 /**
diff --git a/drivers/gpu/drm/msm/msm_iommu.c b/drivers/gpu/drm/msm/msm_iommu.c
index bcaddbba564d..0f2924fd2524 100644
--- a/drivers/gpu/drm/msm/msm_iommu.c
+++ b/drivers/gpu/drm/msm/msm_iommu.c
@@ -116,6 +116,23 @@ int msm_iommu_pagetable_params(struct msm_mmu *mmu,
        return 0;
 }
 
+int msm_iommu_pagetable_walk(struct msm_mmu *mmu, unsigned long iova,
+                            u64 *ptes, int num_ptes)
+{
+       struct msm_iommu_pagetable *pagetable;
+
+       if (mmu->type != MSM_MMU_IOMMU_PAGETABLE)
+               return -EINVAL;
+
+       pagetable = to_pagetable(mmu);
+
+       if (!pagetable->pgtbl_ops->pgtable_walk)
+               return -EINVAL;
+
+       return pagetable->pgtbl_ops->pgtable_walk(pagetable->pgtbl_ops, iova,
+                                                 ptes, &num_ptes);
+}
+
 static const struct msm_mmu_funcs pagetable_funcs = {
                .map = msm_iommu_pagetable_map,
                .unmap = msm_iommu_pagetable_unmap,
diff --git a/drivers/gpu/drm/msm/msm_mmu.h b/drivers/gpu/drm/msm/msm_mmu.h
index de158e1bf765..519b749c61af 100644
--- a/drivers/gpu/drm/msm/msm_mmu.h
+++ b/drivers/gpu/drm/msm/msm_mmu.h
@@ -58,5 +58,7 @@ void msm_gpummu_params(struct msm_mmu *mmu, dma_addr_t 
*pt_base,
 
 int msm_iommu_pagetable_params(struct msm_mmu *mmu, phys_addr_t *ttbr,
                int *asid);
+int msm_iommu_pagetable_walk(struct msm_mmu *mmu, unsigned long iova,
+                            u64 *ptes, int num_ptes);
 
 #endif /* __MSM_MMU_H__ */
-- 
2.31.1

Reply via email to