Hello gem5-users, Is it possible to use Garnet to model chip-level components which by definition have no caches and therefore no coherence protocol (or routers) *but* still rely on credit-based flow control.
Garnet appears to have been built for modelling distributed systems containing host CPUs, caches, routers and coherence protocols. I would like to know whether there is a way to work with Garnet without the notion of caches. Can these components be disabled or would I have to build the model "manually", sans Garnet? Regards, - Olumide _______________________________________________ gem5-users mailing list -- [email protected] To unsubscribe send an email to [email protected]
