On Fri, Feb 07, 2025 at 03:35:22PM +0200, Jani Nikula wrote:
>  #define _FPA0        0x6040
>  #define _FPA1        0x6044
>  #define _FPB0        0x6048
...
>  #define _PIPE_MISC2_A                                        0x7002C
>  #define _PIPE_MISC2_B                                        0x7102C
>  #define PIPE_MISC2(pipe)             _MMIO_PIPE(pipe, _PIPE_MISC2_A, 
> _PIPE_MISC2_B)
...
>  #define _PIPEA_FLIPCOUNT_G4X 0x70044
>  #define PIPE_FLIPCOUNT_G4X(dev_priv, pipe) _MMIO_PIPE2(dev_priv, pipe, 
> _PIPEA_FLIPCOUNT_G4X)
...
>  #define _PFA_VSCALE          0x68084
>  #define _PFB_VSCALE          0x68884
>  #define PF_VSCALE(pipe)              _MMIO_PIPE(pipe, _PFA_VSCALE, 
> _PFB_VSCALE)
...
>  #define HSW_PWR_WELL_CTL5                    _MMIO(0x45410)
>  #define   HSW_PWR_WELL_ENABLE_SINGLE_STEP    (1 << 31)

This approach seems to leave quite a lot of stuff behind.
I'm just wondering how painful it'll be to find the right spot
for those again after the fact...

-- 
Ville Syrjälä
Intel

Reply via email to