On Tue, Jan 05, 2016 at 10:55:01AM +0530, Archit Taneja wrote:
> Add DT bindings document for the Qualcomm NAND controller driver.
> 
> Cc: devicet...@vger.kernel.org
> Cc: Rob Herring <r...@kernel.org>
> Signed-off-by: Archit Taneja <arch...@codeaurora.org>
> ---
> v5:
> - Make changes to incorporate chip select sub nodes (brcmnand taken as
>   reference)
> 
> v3:
> - Don't use '0x' when specifying nand controller address space
> - Add optional property for on-flash bbt usage
> 
>  .../devicetree/bindings/mtd/qcom_nandc.txt         | 84 
> ++++++++++++++++++++++
>  1 file changed, 84 insertions(+)
>  create mode 100644 Documentation/devicetree/bindings/mtd/qcom_nandc.txt
> 
> diff --git a/Documentation/devicetree/bindings/mtd/qcom_nandc.txt 
> b/Documentation/devicetree/bindings/mtd/qcom_nandc.txt
> new file mode 100644
> index 0000000..b2cf2d9
> --- /dev/null
> +++ b/Documentation/devicetree/bindings/mtd/qcom_nandc.txt
> @@ -0,0 +1,84 @@
> +* Qualcomm NAND controller
> +
> +Required properties:
> +- compatible:                should be "qcom,ebi2-nand" for IPQ806x

More specific name please.

> +- reg:                       MMIO address range
> +- clocks:            must contain core clock and always on clock
> +- clock-names:               must contain "core" for the core clock and 
> "aon" for the
> +                     always on clock
> +- dmas:                      DMA specifier, consisting of a phandle to the 
> ADM DMA
> +                     controller node and the channel number to be used for
> +                     NAND. Refer to dma.txt and qcom_adm.txt for more details
> +- dma-names:         must be "rxtx"
> +- qcom,cmd-crci:     must contain the ADM command type CRCI block instance
> +                     number specified for the NAND controller on the given
> +                     platform
> +- qcom,data-crci:    must contain the ADM data type CRCI block instance
> +                     number specified for the NAND controller on the given
> +                     platform
> +- #address-cells:    <1> - subnodes give the chip-select number
> +- #size-cells:               <0>
> +
> +* NAND chip-select
> +
> +Each controller may contain one or more subnodes to represent enabled
> +chip-selects which (may) contain NAND flash chips. Their properties are as
> +follows.
> +
> +Required properties:
> +- compatible:                should contain "qcom,nandcs"
> +- reg:                       a single integer representing the chip-select
> +                     number (e.g., 0, 1, 2, etc.)
> +- #address-cells:    see partition.txt
> +- #size-cells:               see partition.txt
> +- nand-ecc-strength: number of bits to correct per ECC step. Must be 4 or 8
> +                     bits.
> +- nand-ecc-step-size:        bytes of data per ECC step. Must be 512.
> +
> +Optional properties:
> +- nand-bus-width:    bus width. Must be 8 or 16. If not present, 8 is chosen
> +                     as default
> +
> +Each nandcs device node may optionally contain sub-nodes describing the flash
> +partition mapping. See partition.txt for more detail.

Can't the partitioning span across chip selects? After all, interleaving 
is how you get high performance.

Rob
--
To unsubscribe from this list: send the line "unsubscribe linux-arm-msm" in
the body of a message to majord...@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html

Reply via email to