Le 24/03/2016 15:40, Cyrille Pitchen a écrit : > macb_interrupt() should not use macb_writel(bp, ISR, <value>) but only > queue_writel(queue, ISR, <value>). > > There is one IRQ and one set of {ISR, IER, IDR, IMR} [1] registers per > queue on gem hardware, though only queue0 is actually used for now to > receive frames: other queues can already be used to transmit frames. > > The queue_readl() and queue_writel() helper macros are designed to access > the relevant IRQ registers. > > [1] > ISR: Interrupt Status Register > IER: Interrupt Enable Register > IDR: Interrupt Disable Register > IMR: Interrupt Mask Register > > Signed-off-by: Cyrille Pitchen <cyrille.pitc...@atmel.com> > Fixes: bfbb92c44670 ("net: macb: Handle the RXUBR interrupt on all devices")
Acked-by: Nicolas Ferre <nicolas.fe...@atmel.com> Thanks! > --- > drivers/net/ethernet/cadence/macb.c | 2 +- > 1 file changed, 1 insertion(+), 1 deletion(-) > > diff --git a/drivers/net/ethernet/cadence/macb.c > b/drivers/net/ethernet/cadence/macb.c > index 39447a337149..c9c6b2762a39 100644 > --- a/drivers/net/ethernet/cadence/macb.c > +++ b/drivers/net/ethernet/cadence/macb.c > @@ -1146,7 +1146,7 @@ static irqreturn_t macb_interrupt(int irq, void *dev_id) > macb_writel(bp, NCR, ctrl | MACB_BIT(RE)); > > if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE) > - macb_writel(bp, ISR, MACB_BIT(RXUBR)); > + queue_writel(queue, ISR, MACB_BIT(RXUBR)); > } > > if (status & MACB_BIT(ISR_ROVR)) { > -- Nicolas Ferre