From: Thor Thayer <ttha...@opensource.altera.com>

Add the device tree bindings needed to support the Altera QSPI
FIFO buffer EDAC on the Arria10 chip.

Signed-off-by: Thor Thayer <ttha...@opensource.altera.com>
---
 .../bindings/arm/altera/socfpga-eccmgr.txt         |   16 ++++++++++++++++
 1 file changed, 16 insertions(+)

diff --git a/Documentation/devicetree/bindings/arm/altera/socfpga-eccmgr.txt 
b/Documentation/devicetree/bindings/arm/altera/socfpga-eccmgr.txt
index 3ffeb12..ee66df0 100644
--- a/Documentation/devicetree/bindings/arm/altera/socfpga-eccmgr.txt
+++ b/Documentation/devicetree/bindings/arm/altera/socfpga-eccmgr.txt
@@ -114,6 +114,14 @@ Required Properties:
 - interrupts      : Should be single bit error interrupt, then double bit error
        interrupt, in this order.
 
+QSPI FIFO ECC
+Required Properties:
+- compatible      : Should be "altr,socfpga-qspi-ecc"
+- reg             : Address and size for ECC block registers.
+- altr,ecc-parent : phandle to parent QSPI node.
+- interrupts      : Should be single bit error interrupt, then double bit error
+       interrupt, in this order.
+
 Example:
 
        eccmgr: eccmgr@ffd06000 {
@@ -195,4 +203,12 @@ Example:
                        interrupts = <2 IRQ_TYPE_LEVEL_HIGH>,
                                     <34 IRQ_TYPE_LEVEL_HIGH>;
                };
+
+               qspi-ecc@ff8c8400 {
+                       compatible = "altr,socfpga-qspi-ecc";
+                       reg = <0xff8c8400 0x400>;
+                       altr,ecc-parent = <&qspi>;
+                       interrupts = <14 IRQ_TYPE_LEVEL_HIGH>,
+                                    <46 IRQ_TYPE_LEVEL_HIGH>;
+               };
        };
-- 
1.7.9.5

Reply via email to