4.14-stable review patch.  If anyone has any objections, please let me know.

------------------

From: Ingo Molnar <mi...@kernel.org>

commit f3a624e901c633593156f7b00ca743a6204a29bc upstream.

Kept this commit separate from the re-tabulation changes, to make
the changes easier to review:

 - add better explanation for entries with no explanation
 - fix/enhance the text of some of the entries
 - fix the vertical alignment of some of the feature number definitions
 - fix inconsistent capitalization
 - ... and lots of other small details

i.e. make it all more of a coherent unit, instead of a patchwork of years of 
additions.

Cc: Andrew Morton <a...@linux-foundation.org>
Cc: Andy Lutomirski <l...@amacapital.net>
Cc: Andy Lutomirski <l...@kernel.org>
Cc: Borislav Petkov <b...@alien8.de>
Cc: Brian Gerst <brge...@gmail.com>
Cc: Denys Vlasenko <dvlas...@redhat.com>
Cc: Josh Poimboeuf <jpoim...@redhat.com>
Cc: Linus Torvalds <torva...@linux-foundation.org>
Cc: Peter Zijlstra <pet...@infradead.org>
Cc: Thomas Gleixner <t...@linutronix.de>
Link: http://lkml.kernel.org/r/20171031121723.28524-4-mi...@kernel.org
Signed-off-by: Ingo Molnar <mi...@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gre...@linuxfoundation.org>

---
 arch/x86/include/asm/cpufeatures.h |  149 ++++++++++++++++++-------------------
 1 file changed, 74 insertions(+), 75 deletions(-)

--- a/arch/x86/include/asm/cpufeatures.h
+++ b/arch/x86/include/asm/cpufeatures.h
@@ -20,14 +20,12 @@
  * Note: If the comment begins with a quoted string, that string is used
  * in /proc/cpuinfo instead of the macro name.  If the string is "",
  * this feature bit is not displayed in /proc/cpuinfo at all.
- */
-
-/*
+ *
  * When adding new features here that depend on other features,
- * please update the table in kernel/cpu/cpuid-deps.c
+ * please update the table in kernel/cpu/cpuid-deps.c as well.
  */
 
-/* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
+/* Intel-defined CPU features, CPUID level 0x00000001 (EDX), word 0 */
 #define X86_FEATURE_FPU                        ( 0*32+ 0) /* Onboard FPU */
 #define X86_FEATURE_VME                        ( 0*32+ 1) /* Virtual Mode 
Extensions */
 #define X86_FEATURE_DE                 ( 0*32+ 2) /* Debugging Extensions */
@@ -42,8 +40,7 @@
 #define X86_FEATURE_MTRR               ( 0*32+12) /* Memory Type Range 
Registers */
 #define X86_FEATURE_PGE                        ( 0*32+13) /* Page Global 
Enable */
 #define X86_FEATURE_MCA                        ( 0*32+14) /* Machine Check 
Architecture */
-#define X86_FEATURE_CMOV               ( 0*32+15) /* CMOV instructions */
-                                         /* (plus FCMOVcc, FCOMI with FPU) */
+#define X86_FEATURE_CMOV               ( 0*32+15) /* CMOV instructions (plus 
FCMOVcc, FCOMI with FPU) */
 #define X86_FEATURE_PAT                        ( 0*32+16) /* Page Attribute 
Table */
 #define X86_FEATURE_PSE36              ( 0*32+17) /* 36-bit PSEs */
 #define X86_FEATURE_PN                 ( 0*32+18) /* Processor serial number */
@@ -63,15 +60,15 @@
 /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
 /* Don't duplicate feature flags which are redundant with Intel! */
 #define X86_FEATURE_SYSCALL            ( 1*32+11) /* SYSCALL/SYSRET */
-#define X86_FEATURE_MP                 ( 1*32+19) /* MP Capable. */
+#define X86_FEATURE_MP                 ( 1*32+19) /* MP Capable */
 #define X86_FEATURE_NX                 ( 1*32+20) /* Execute Disable */
 #define X86_FEATURE_MMXEXT             ( 1*32+22) /* AMD MMX extensions */
 #define X86_FEATURE_FXSR_OPT           ( 1*32+25) /* FXSAVE/FXRSTOR 
optimizations */
 #define X86_FEATURE_GBPAGES            ( 1*32+26) /* "pdpe1gb" GB pages */
 #define X86_FEATURE_RDTSCP             ( 1*32+27) /* RDTSCP */
-#define X86_FEATURE_LM                 ( 1*32+29) /* Long Mode (x86-64) */
-#define X86_FEATURE_3DNOWEXT           ( 1*32+30) /* AMD 3DNow! extensions */
-#define X86_FEATURE_3DNOW              ( 1*32+31) /* 3DNow! */
+#define X86_FEATURE_LM                 ( 1*32+29) /* Long Mode (x86-64, 64-bit 
support) */
+#define X86_FEATURE_3DNOWEXT           ( 1*32+30) /* AMD 3DNow extensions */
+#define X86_FEATURE_3DNOW              ( 1*32+31) /* 3DNow */
 
 /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
 #define X86_FEATURE_RECOVERY           ( 2*32+ 0) /* CPU in recovery mode */
@@ -84,66 +81,67 @@
 #define X86_FEATURE_K6_MTRR            ( 3*32+ 1) /* AMD K6 nonstandard MTRRs 
*/
 #define X86_FEATURE_CYRIX_ARR          ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */
 #define X86_FEATURE_CENTAUR_MCR                ( 3*32+ 3) /* Centaur MCRs (= 
MTRRs) */
-/* cpu types for specific tunings: */
+
+/* CPU types for specific tunings: */
 #define X86_FEATURE_K8                 ( 3*32+ 4) /* "" Opteron, Athlon64 */
 #define X86_FEATURE_K7                 ( 3*32+ 5) /* "" Athlon */
 #define X86_FEATURE_P3                 ( 3*32+ 6) /* "" P3 */
 #define X86_FEATURE_P4                 ( 3*32+ 7) /* "" P4 */
 #define X86_FEATURE_CONSTANT_TSC       ( 3*32+ 8) /* TSC ticks at a constant 
rate */
-#define X86_FEATURE_UP                 ( 3*32+ 9) /* smp kernel running on up 
*/
-#define X86_FEATURE_ART                        ( 3*32+10) /* Platform has 
always running timer (ART) */
+#define X86_FEATURE_UP                 ( 3*32+ 9) /* SMP kernel running on UP 
*/
+#define X86_FEATURE_ART                        ( 3*32+10) /* Always running 
timer (ART) */
 #define X86_FEATURE_ARCH_PERFMON       ( 3*32+11) /* Intel Architectural 
PerfMon */
 #define X86_FEATURE_PEBS               ( 3*32+12) /* Precise-Event Based 
Sampling */
 #define X86_FEATURE_BTS                        ( 3*32+13) /* Branch Trace 
Store */
-#define X86_FEATURE_SYSCALL32          ( 3*32+14) /* "" syscall in ia32 
userspace */
-#define X86_FEATURE_SYSENTER32         ( 3*32+15) /* "" sysenter in ia32 
userspace */
-#define X86_FEATURE_REP_GOOD           ( 3*32+16) /* rep microcode works well 
*/
-#define X86_FEATURE_MFENCE_RDTSC       ( 3*32+17) /* "" Mfence synchronizes 
RDTSC */
-#define X86_FEATURE_LFENCE_RDTSC       ( 3*32+18) /* "" Lfence synchronizes 
RDTSC */
+#define X86_FEATURE_SYSCALL32          ( 3*32+14) /* "" syscall in IA32 
userspace */
+#define X86_FEATURE_SYSENTER32         ( 3*32+15) /* "" sysenter in IA32 
userspace */
+#define X86_FEATURE_REP_GOOD           ( 3*32+16) /* REP microcode works well 
*/
+#define X86_FEATURE_MFENCE_RDTSC       ( 3*32+17) /* "" MFENCE synchronizes 
RDTSC */
+#define X86_FEATURE_LFENCE_RDTSC       ( 3*32+18) /* "" LFENCE synchronizes 
RDTSC */
 #define X86_FEATURE_ACC_POWER          ( 3*32+19) /* AMD Accumulated Power 
Mechanism */
 #define X86_FEATURE_NOPL               ( 3*32+20) /* The NOPL (0F 1F) 
instructions */
 #define X86_FEATURE_ALWAYS             ( 3*32+21) /* "" Always-present feature 
*/
-#define X86_FEATURE_XTOPOLOGY          ( 3*32+22) /* cpu topology enum 
extensions */
+#define X86_FEATURE_XTOPOLOGY          ( 3*32+22) /* CPU topology enum 
extensions */
 #define X86_FEATURE_TSC_RELIABLE       ( 3*32+23) /* TSC is known to be 
reliable */
 #define X86_FEATURE_NONSTOP_TSC                ( 3*32+24) /* TSC does not stop 
in C states */
 #define X86_FEATURE_CPUID              ( 3*32+25) /* CPU has CPUID instruction 
itself */
-#define X86_FEATURE_EXTD_APICID                ( 3*32+26) /* has extended 
APICID (8 bits) */
-#define X86_FEATURE_AMD_DCM            ( 3*32+27) /* multi-node processor */
-#define X86_FEATURE_APERFMPERF         ( 3*32+28) /* APERFMPERF */
+#define X86_FEATURE_EXTD_APICID                ( 3*32+26) /* Extended APICID 
(8 bits) */
+#define X86_FEATURE_AMD_DCM            ( 3*32+27) /* AMD multi-node processor 
*/
+#define X86_FEATURE_APERFMPERF         ( 3*32+28) /* P-State hardware 
coordination feedback capability (APERF/MPERF MSRs) */
 #define X86_FEATURE_NONSTOP_TSC_S3     ( 3*32+30) /* TSC doesn't stop in S3 
state */
 #define X86_FEATURE_TSC_KNOWN_FREQ     ( 3*32+31) /* TSC has known frequency */
 
-/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
+/* Intel-defined CPU features, CPUID level 0x00000001 (ECX), word 4 */
 #define X86_FEATURE_XMM3               ( 4*32+ 0) /* "pni" SSE-3 */
 #define X86_FEATURE_PCLMULQDQ          ( 4*32+ 1) /* PCLMULQDQ instruction */
 #define X86_FEATURE_DTES64             ( 4*32+ 2) /* 64-bit Debug Store */
-#define X86_FEATURE_MWAIT              ( 4*32+ 3) /* "monitor" Monitor/Mwait 
support */
-#define X86_FEATURE_DSCPL              ( 4*32+ 4) /* "ds_cpl" CPL Qual. Debug 
Store */
+#define X86_FEATURE_MWAIT              ( 4*32+ 3) /* "monitor" MONITOR/MWAIT 
support */
+#define X86_FEATURE_DSCPL              ( 4*32+ 4) /* "ds_cpl" CPL-qualified 
(filtered) Debug Store */
 #define X86_FEATURE_VMX                        ( 4*32+ 5) /* Hardware 
virtualization */
-#define X86_FEATURE_SMX                        ( 4*32+ 6) /* Safer mode */
+#define X86_FEATURE_SMX                        ( 4*32+ 6) /* Safer Mode 
eXtensions */
 #define X86_FEATURE_EST                        ( 4*32+ 7) /* Enhanced 
SpeedStep */
 #define X86_FEATURE_TM2                        ( 4*32+ 8) /* Thermal Monitor 2 
*/
 #define X86_FEATURE_SSSE3              ( 4*32+ 9) /* Supplemental SSE-3 */
 #define X86_FEATURE_CID                        ( 4*32+10) /* Context ID */
 #define X86_FEATURE_SDBG               ( 4*32+11) /* Silicon Debug */
 #define X86_FEATURE_FMA                        ( 4*32+12) /* Fused 
multiply-add */
-#define X86_FEATURE_CX16               ( 4*32+13) /* CMPXCHG16B */
+#define X86_FEATURE_CX16               ( 4*32+13) /* CMPXCHG16B instruction */
 #define X86_FEATURE_XTPR               ( 4*32+14) /* Send Task Priority 
Messages */
-#define X86_FEATURE_PDCM               ( 4*32+15) /* Performance Capabilities 
*/
+#define X86_FEATURE_PDCM               ( 4*32+15) /* Perf/Debug Capabilities 
MSR */
 #define X86_FEATURE_PCID               ( 4*32+17) /* Process Context 
Identifiers */
 #define X86_FEATURE_DCA                        ( 4*32+18) /* Direct Cache 
Access */
 #define X86_FEATURE_XMM4_1             ( 4*32+19) /* "sse4_1" SSE-4.1 */
 #define X86_FEATURE_XMM4_2             ( 4*32+20) /* "sse4_2" SSE-4.2 */
-#define X86_FEATURE_X2APIC             ( 4*32+21) /* x2APIC */
+#define X86_FEATURE_X2APIC             ( 4*32+21) /* X2APIC */
 #define X86_FEATURE_MOVBE              ( 4*32+22) /* MOVBE instruction */
 #define X86_FEATURE_POPCNT             ( 4*32+23) /* POPCNT instruction */
-#define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* Tsc deadline timer */
+#define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* TSC deadline timer */
 #define X86_FEATURE_AES                        ( 4*32+25) /* AES instructions 
*/
-#define X86_FEATURE_XSAVE              ( 4*32+26) /* 
XSAVE/XRSTOR/XSETBV/XGETBV */
-#define X86_FEATURE_OSXSAVE            ( 4*32+27) /* "" XSAVE enabled in the 
OS */
+#define X86_FEATURE_XSAVE              ( 4*32+26) /* 
XSAVE/XRSTOR/XSETBV/XGETBV instructions */
+#define X86_FEATURE_OSXSAVE            ( 4*32+27) /* "" XSAVE instruction 
enabled in the OS */
 #define X86_FEATURE_AVX                        ( 4*32+28) /* Advanced Vector 
Extensions */
-#define X86_FEATURE_F16C               ( 4*32+29) /* 16-bit fp conversions */
-#define X86_FEATURE_RDRAND             ( 4*32+30) /* The RDRAND instruction */
+#define X86_FEATURE_F16C               ( 4*32+29) /* 16-bit FP conversions */
+#define X86_FEATURE_RDRAND             ( 4*32+30) /* RDRAND instruction */
 #define X86_FEATURE_HYPERVISOR         ( 4*32+31) /* Running on a hypervisor */
 
 /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
@@ -158,10 +156,10 @@
 #define X86_FEATURE_PMM                        ( 5*32+12) /* PadLock 
Montgomery Multiplier */
 #define X86_FEATURE_PMM_EN             ( 5*32+13) /* PMM enabled */
 
-/* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
+/* More extended AMD flags: CPUID level 0x80000001, ECX, word 6 */
 #define X86_FEATURE_LAHF_LM            ( 6*32+ 0) /* LAHF/SAHF in long mode */
 #define X86_FEATURE_CMP_LEGACY         ( 6*32+ 1) /* If yes HyperThreading not 
valid */
-#define X86_FEATURE_SVM                        ( 6*32+ 2) /* Secure virtual 
machine */
+#define X86_FEATURE_SVM                        ( 6*32+ 2) /* Secure Virtual 
Machine */
 #define X86_FEATURE_EXTAPIC            ( 6*32+ 3) /* Extended APIC space */
 #define X86_FEATURE_CR8_LEGACY         ( 6*32+ 4) /* CR8 in 32-bit mode */
 #define X86_FEATURE_ABM                        ( 6*32+ 5) /* Advanced bit 
manipulation */
@@ -175,16 +173,16 @@
 #define X86_FEATURE_WDT                        ( 6*32+13) /* Watchdog timer */
 #define X86_FEATURE_LWP                        ( 6*32+15) /* Light Weight 
Profiling */
 #define X86_FEATURE_FMA4               ( 6*32+16) /* 4 operands MAC 
instructions */
-#define X86_FEATURE_TCE                        ( 6*32+17) /* translation cache 
extension */
+#define X86_FEATURE_TCE                        ( 6*32+17) /* Translation Cache 
Extension */
 #define X86_FEATURE_NODEID_MSR         ( 6*32+19) /* NodeId MSR */
-#define X86_FEATURE_TBM                        ( 6*32+21) /* trailing bit 
manipulations */
-#define X86_FEATURE_TOPOEXT            ( 6*32+22) /* topology extensions CPUID 
leafs */
-#define X86_FEATURE_PERFCTR_CORE       ( 6*32+23) /* core performance counter 
extensions */
+#define X86_FEATURE_TBM                        ( 6*32+21) /* Trailing Bit 
Manipulations */
+#define X86_FEATURE_TOPOEXT            ( 6*32+22) /* Topology extensions CPUID 
leafs */
+#define X86_FEATURE_PERFCTR_CORE       ( 6*32+23) /* Core performance counter 
extensions */
 #define X86_FEATURE_PERFCTR_NB         ( 6*32+24) /* NB performance counter 
extensions */
-#define X86_FEATURE_BPEXT              (6*32+26) /* data breakpoint extension 
*/
-#define X86_FEATURE_PTSC               ( 6*32+27) /* performance time-stamp 
counter */
+#define X86_FEATURE_BPEXT              ( 6*32+26) /* Data breakpoint extension 
*/
+#define X86_FEATURE_PTSC               ( 6*32+27) /* Performance time-stamp 
counter */
 #define X86_FEATURE_PERFCTR_LLC                ( 6*32+28) /* Last Level Cache 
performance counter extensions */
-#define X86_FEATURE_MWAITX             ( 6*32+29) /* MWAIT extension 
(MONITORX/MWAITX) */
+#define X86_FEATURE_MWAITX             ( 6*32+29) /* MWAIT extension 
(MONITORX/MWAITX instructions) */
 
 /*
  * Auxiliary flags: Linux defined - For features scattered in various
@@ -192,7 +190,7 @@
  *
  * Reuse free bits when adding new feature flags!
  */
-#define X86_FEATURE_RING3MWAIT         ( 7*32+ 0) /* Ring 3 MONITOR/MWAIT */
+#define X86_FEATURE_RING3MWAIT         ( 7*32+ 0) /* Ring 3 MONITOR/MWAIT 
instructions */
 #define X86_FEATURE_CPUID_FAULT                ( 7*32+ 1) /* Intel CPUID 
faulting */
 #define X86_FEATURE_CPB                        ( 7*32+ 2) /* AMD Core 
Performance Boost */
 #define X86_FEATURE_EPB                        ( 7*32+ 3) /* 
IA32_ENERGY_PERF_BIAS support */
@@ -206,8 +204,8 @@
 
 #define X86_FEATURE_INTEL_PPIN         ( 7*32+14) /* Intel Processor Inventory 
Number */
 #define X86_FEATURE_INTEL_PT           ( 7*32+15) /* Intel Processor Trace */
-#define X86_FEATURE_AVX512_4VNNIW      (7*32+16) /* AVX-512 Neural Network 
Instructions */
-#define X86_FEATURE_AVX512_4FMAPS      (7*32+17) /* AVX-512 Multiply 
Accumulation Single precision */
+#define X86_FEATURE_AVX512_4VNNIW      ( 7*32+16) /* AVX-512 Neural Network 
Instructions */
+#define X86_FEATURE_AVX512_4FMAPS      ( 7*32+17) /* AVX-512 Multiply 
Accumulation Single precision */
 
 #define X86_FEATURE_MBA                        ( 7*32+18) /* Memory Bandwidth 
Allocation */
 
@@ -218,19 +216,19 @@
 #define X86_FEATURE_EPT                        ( 8*32+ 3) /* Intel Extended 
Page Table */
 #define X86_FEATURE_VPID               ( 8*32+ 4) /* Intel Virtual Processor 
ID */
 
-#define X86_FEATURE_VMMCALL            ( 8*32+15) /* Prefer vmmcall to vmcall 
*/
+#define X86_FEATURE_VMMCALL            ( 8*32+15) /* Prefer VMMCALL to VMCALL 
*/
 #define X86_FEATURE_XENPV              ( 8*32+16) /* "" Xen paravirtual guest 
*/
 
 
-/* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */
-#define X86_FEATURE_FSGSBASE           ( 9*32+ 0) /* {RD/WR}{FS/GS}BASE 
instructions*/
-#define X86_FEATURE_TSC_ADJUST         ( 9*32+ 1) /* TSC adjustment MSR 0x3b */
+/* Intel-defined CPU features, CPUID level 0x00000007:0 (EBX), word 9 */
+#define X86_FEATURE_FSGSBASE           ( 9*32+ 0) /* RDFSBASE, WRFSBASE, 
RDGSBASE, WRGSBASE instructions*/
+#define X86_FEATURE_TSC_ADJUST         ( 9*32+ 1) /* TSC adjustment MSR 0x3B */
 #define X86_FEATURE_BMI1               ( 9*32+ 3) /* 1st group bit 
manipulation extensions */
 #define X86_FEATURE_HLE                        ( 9*32+ 4) /* Hardware Lock 
Elision */
 #define X86_FEATURE_AVX2               ( 9*32+ 5) /* AVX2 instructions */
 #define X86_FEATURE_SMEP               ( 9*32+ 7) /* Supervisor Mode Execution 
Protection */
 #define X86_FEATURE_BMI2               ( 9*32+ 8) /* 2nd group bit 
manipulation extensions */
-#define X86_FEATURE_ERMS               ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB 
*/
+#define X86_FEATURE_ERMS               ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB 
instructions */
 #define X86_FEATURE_INVPCID            ( 9*32+10) /* Invalidate Processor 
Context ID */
 #define X86_FEATURE_RTM                        ( 9*32+11) /* Restricted 
Transactional Memory */
 #define X86_FEATURE_CQM                        ( 9*32+12) /* Cache QoS 
Monitoring */
@@ -238,8 +236,8 @@
 #define X86_FEATURE_RDT_A              ( 9*32+15) /* Resource Director 
Technology Allocation */
 #define X86_FEATURE_AVX512F            ( 9*32+16) /* AVX-512 Foundation */
 #define X86_FEATURE_AVX512DQ           ( 9*32+17) /* AVX-512 DQ (Double/Quad 
granular) Instructions */
-#define X86_FEATURE_RDSEED             ( 9*32+18) /* The RDSEED instruction */
-#define X86_FEATURE_ADX                        ( 9*32+19) /* The ADCX and ADOX 
instructions */
+#define X86_FEATURE_RDSEED             ( 9*32+18) /* RDSEED instruction */
+#define X86_FEATURE_ADX                        ( 9*32+19) /* ADCX and ADOX 
instructions */
 #define X86_FEATURE_SMAP               ( 9*32+20) /* Supervisor Mode Access 
Prevention */
 #define X86_FEATURE_AVX512IFMA         ( 9*32+21) /* AVX-512 Integer Fused 
Multiply-Add instructions */
 #define X86_FEATURE_CLFLUSHOPT         ( 9*32+23) /* CLFLUSHOPT instruction */
@@ -251,25 +249,25 @@
 #define X86_FEATURE_AVX512BW           ( 9*32+30) /* AVX-512 BW (Byte/Word 
granular) Instructions */
 #define X86_FEATURE_AVX512VL           ( 9*32+31) /* AVX-512 VL (128/256 
Vector Length) Extensions */
 
-/* Extended state features, CPUID level 0x0000000d:1 (eax), word 10 */
-#define X86_FEATURE_XSAVEOPT           (10*32+ 0) /* XSAVEOPT */
-#define X86_FEATURE_XSAVEC             (10*32+ 1) /* XSAVEC */
-#define X86_FEATURE_XGETBV1            (10*32+ 2) /* XGETBV with ECX = 1 */
-#define X86_FEATURE_XSAVES             (10*32+ 3) /* XSAVES/XRSTORS */
+/* Extended state features, CPUID level 0x0000000d:1 (EAX), word 10 */
+#define X86_FEATURE_XSAVEOPT           (10*32+ 0) /* XSAVEOPT instruction */
+#define X86_FEATURE_XSAVEC             (10*32+ 1) /* XSAVEC instruction */
+#define X86_FEATURE_XGETBV1            (10*32+ 2) /* XGETBV with ECX = 1 
instruction */
+#define X86_FEATURE_XSAVES             (10*32+ 3) /* XSAVES/XRSTORS 
instructions */
 
-/* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:0 (edx), word 11 */
+/* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:0 (EDX), word 11 */
 #define X86_FEATURE_CQM_LLC            (11*32+ 1) /* LLC QoS if 1 */
 
-/* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:1 (edx), word 12 */
-#define X86_FEATURE_CQM_OCCUP_LLC      (12*32+ 0) /* LLC occupancy monitoring 
if 1 */
+/* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:1 (EDX), word 12 */
+#define X86_FEATURE_CQM_OCCUP_LLC      (12*32+ 0) /* LLC occupancy monitoring 
*/
 #define X86_FEATURE_CQM_MBM_TOTAL      (12*32+ 1) /* LLC Total MBM monitoring 
*/
 #define X86_FEATURE_CQM_MBM_LOCAL      (12*32+ 2) /* LLC Local MBM monitoring 
*/
 
-/* AMD-defined CPU features, CPUID level 0x80000008 (ebx), word 13 */
-#define X86_FEATURE_CLZERO             (13*32+0) /* CLZERO instruction */
-#define X86_FEATURE_IRPERF             (13*32+1) /* Instructions Retired Count 
*/
+/* AMD-defined CPU features, CPUID level 0x80000008 (EBX), word 13 */
+#define X86_FEATURE_CLZERO             (13*32+ 0) /* CLZERO instruction */
+#define X86_FEATURE_IRPERF             (13*32+ 1) /* Instructions Retired 
Count */
 
-/* Thermal and Power Management Leaf, CPUID level 0x00000006 (eax), word 14 */
+/* Thermal and Power Management Leaf, CPUID level 0x00000006 (EAX), word 14 */
 #define X86_FEATURE_DTHERM             (14*32+ 0) /* Digital Thermal Sensor */
 #define X86_FEATURE_IDA                        (14*32+ 1) /* Intel Dynamic 
Acceleration */
 #define X86_FEATURE_ARAT               (14*32+ 2) /* Always Running APIC Timer 
*/
@@ -281,7 +279,7 @@
 #define X86_FEATURE_HWP_EPP            (14*32+10) /* HWP Energy Perf. 
Preference */
 #define X86_FEATURE_HWP_PKG_REQ                (14*32+11) /* HWP Package Level 
Request */
 
-/* AMD SVM Feature Identification, CPUID level 0x8000000a (edx), word 15 */
+/* AMD SVM Feature Identification, CPUID level 0x8000000a (EDX), word 15 */
 #define X86_FEATURE_NPT                        (15*32+ 0) /* Nested Page Table 
support */
 #define X86_FEATURE_LBRV               (15*32+ 1) /* LBR Virtualization 
support */
 #define X86_FEATURE_SVML               (15*32+ 2) /* "svm_lock" SVM locking 
MSR */
@@ -296,24 +294,24 @@
 #define X86_FEATURE_V_VMSAVE_VMLOAD    (15*32+15) /* Virtual VMSAVE VMLOAD */
 #define X86_FEATURE_VGIF               (15*32+16) /* Virtual GIF */
 
-/* Intel-defined CPU features, CPUID level 0x00000007:0 (ecx), word 16 */
+/* Intel-defined CPU features, CPUID level 0x00000007:0 (ECX), word 16 */
 #define X86_FEATURE_AVX512VBMI         (16*32+ 1) /* AVX512 Vector Bit 
Manipulation instructions*/
 #define X86_FEATURE_PKU                        (16*32+ 3) /* Protection Keys 
for Userspace */
 #define X86_FEATURE_OSPKE              (16*32+ 4) /* OS Protection Keys Enable 
*/
 #define X86_FEATURE_AVX512_VBMI2       (16*32+ 6) /* Additional AVX512 Vector 
Bit Manipulation Instructions */
 #define X86_FEATURE_GFNI               (16*32+ 8) /* Galois Field New 
Instructions */
 #define X86_FEATURE_VAES               (16*32+ 9) /* Vector AES */
-#define X86_FEATURE_VPCLMULQDQ         (16*32+ 10) /* Carry-Less 
Multiplication Double Quadword */
-#define X86_FEATURE_AVX512_VNNI                (16*32+ 11) /* Vector Neural 
Network Instructions */
-#define X86_FEATURE_AVX512_BITALG      (16*32+12) /* Support for VPOPCNT[B,W] 
and VPSHUF-BITQMB */
+#define X86_FEATURE_VPCLMULQDQ         (16*32+10) /* Carry-Less Multiplication 
Double Quadword */
+#define X86_FEATURE_AVX512_VNNI                (16*32+11) /* Vector Neural 
Network Instructions */
+#define X86_FEATURE_AVX512_BITALG      (16*32+12) /* Support for VPOPCNT[B,W] 
and VPSHUF-BITQMB instructions */
 #define X86_FEATURE_AVX512_VPOPCNTDQ   (16*32+14) /* POPCNT for vectors of 
DW/QW */
 #define X86_FEATURE_LA57               (16*32+16) /* 5-level page tables */
 #define X86_FEATURE_RDPID              (16*32+22) /* RDPID instruction */
 
-/* AMD-defined CPU features, CPUID level 0x80000007 (ebx), word 17 */
-#define X86_FEATURE_OVERFLOW_RECOV     (17*32+0) /* MCA overflow recovery 
support */
-#define X86_FEATURE_SUCCOR             (17*32+1) /* Uncorrectable error 
containment and recovery */
-#define X86_FEATURE_SMCA               (17*32+3) /* Scalable MCA */
+/* AMD-defined CPU features, CPUID level 0x80000007 (EBX), word 17 */
+#define X86_FEATURE_OVERFLOW_RECOV     (17*32+ 0) /* MCA overflow recovery 
support */
+#define X86_FEATURE_SUCCOR             (17*32+ 1) /* Uncorrectable error 
containment and recovery */
+#define X86_FEATURE_SMCA               (17*32+ 3) /* Scalable MCA */
 
 /*
  * BUG word(s)
@@ -340,4 +338,5 @@
 #define X86_BUG_SWAPGS_FENCE           X86_BUG(11) /* SWAPGS without input dep 
on GS */
 #define X86_BUG_MONITOR                        X86_BUG(12) /* IPI required to 
wake up remote CPU */
 #define X86_BUG_AMD_E400               X86_BUG(13) /* CPU is among the 
affected by Erratum 400 */
+
 #endif /* _ASM_X86_CPUFEATURES_H */


Reply via email to