IMX7D_ENET_PHY_REF_ROOT_DIV supplies clock for PHY directly,
there is no clock gate after it, rename it to
IMX7D_ENET_PHY_REF_ROOT_CLK to avoid device tree change.

Signed-off-by: Anson Huang <anson.hu...@nxp.com>
---
 drivers/clk/imx/clk-imx7d.c | 3 +--
 1 file changed, 1 insertion(+), 2 deletions(-)

diff --git a/drivers/clk/imx/clk-imx7d.c b/drivers/clk/imx/clk-imx7d.c
index 975a20d..23d5090a 100644
--- a/drivers/clk/imx/clk-imx7d.c
+++ b/drivers/clk/imx/clk-imx7d.c
@@ -738,7 +738,7 @@ static void __init imx7d_clocks_init(struct device_node 
*ccm_node)
        clks[IMX7D_ENET1_TIME_ROOT_DIV] = 
imx_clk_divider2("enet1_time_post_div", "enet1_time_pre_div", base + 0xa780, 0, 
6);
        clks[IMX7D_ENET2_REF_ROOT_DIV] = imx_clk_divider2("enet2_ref_post_div", 
"enet2_ref_pre_div", base + 0xa800, 0, 6);
        clks[IMX7D_ENET2_TIME_ROOT_DIV] = 
imx_clk_divider2("enet2_time_post_div", "enet2_time_pre_div", base + 0xa880, 0, 
6);
-       clks[IMX7D_ENET_PHY_REF_ROOT_DIV] = 
imx_clk_divider2("enet_phy_ref_post_div", "enet_phy_ref_pre_div", base + 
0xa900, 0, 6);
+       clks[IMX7D_ENET_PHY_REF_ROOT_CLK] = 
imx_clk_divider2("enet_phy_ref_root_clk", "enet_phy_ref_pre_div", base + 
0xa900, 0, 6);
        clks[IMX7D_EIM_ROOT_DIV] = imx_clk_divider2("eim_post_div", 
"eim_pre_div", base + 0xa980, 0, 6);
        clks[IMX7D_NAND_ROOT_CLK] = imx_clk_divider2("nand_root_clk", 
"nand_pre_div", base + 0xaa00, 0, 6);
        clks[IMX7D_QSPI_ROOT_DIV] = imx_clk_divider2("qspi_post_div", 
"qspi_pre_div", base + 0xaa80, 0, 6);
@@ -816,7 +816,6 @@ static void __init imx7d_clocks_init(struct device_node 
*ccm_node)
        clks[IMX7D_ENET1_TIME_ROOT_CLK] = imx_clk_gate4("enet1_time_root_clk", 
"enet1_time_post_div", base + 0x44f0, 0);
        clks[IMX7D_ENET2_REF_ROOT_CLK] = imx_clk_gate4("enet2_ref_root_clk", 
"enet2_ref_post_div", base + 0x4500, 0);
        clks[IMX7D_ENET2_TIME_ROOT_CLK] = imx_clk_gate4("enet2_time_root_clk", 
"enet2_time_post_div", base + 0x4510, 0);
-       clks[IMX7D_ENET_PHY_REF_ROOT_CLK] = 
imx_clk_gate4("enet_phy_ref_root_clk", "enet_phy_ref_post_div", base + 0x4520, 
0);
        clks[IMX7D_EIM_ROOT_CLK] = imx_clk_gate4("eim_root_clk", 
"eim_post_div", base + 0x4160, 0);
        clks[IMX7D_NAND_RAWNAND_CLK] = 
imx_clk_gate2_shared2("nand_rawnand_clk", "nand_root_clk", base + 0x4140, 0, 
&share_count_nand);
        clks[IMX7D_NAND_USDHC_BUS_RAWNAND_CLK] = 
imx_clk_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_root_clk", base + 
0x4140, 0, &share_count_nand);
-- 
2.7.4

Reply via email to