Add new 'imx6ul-ecspi' compatible name for ecspi and new 'imx8mq-sdma' name
for sdma since on i.mx8mm/mq chip fix ecspi errata.

Signed-off-by: Robin Gong <yibin.g...@nxp.com>
---
 arch/arm64/boot/dts/freescale/imx8mm.dtsi | 14 +++++++-------
 arch/arm64/boot/dts/freescale/imx8mq.dtsi |  6 +++---
 2 files changed, 10 insertions(+), 10 deletions(-)

diff --git a/arch/arm64/boot/dts/freescale/imx8mm.dtsi 
b/arch/arm64/boot/dts/freescale/imx8mm.dtsi
index de3498c..1945aa3 100644
--- a/arch/arm64/boot/dts/freescale/imx8mm.dtsi
+++ b/arch/arm64/boot/dts/freescale/imx8mm.dtsi
@@ -251,7 +251,7 @@
                        };
 
                        sdma2: dma-controller@302c0000 {
-                               compatible = "fsl,imx8mm-sdma", 
"fsl,imx7d-sdma";
+                               compatible = "fsl,imx8mm-sdma", 
"fsl,imx8mq-sdma";
                                reg = <0x302c0000 0x10000>;
                                interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
                                clocks = <&clk IMX8MM_CLK_SDMA2_ROOT>,
@@ -262,7 +262,7 @@
                        };
 
                        sdma3: dma-controller@302b0000 {
-                               compatible = "fsl,imx8mm-sdma", 
"fsl,imx7d-sdma";
+                               compatible = "fsl,imx8mm-sdma", 
"fsl,imx8mq-sdma";
                                reg = <0x302b0000 0x10000>;
                                interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
                                clocks = <&clk IMX8MM_CLK_SDMA3_ROOT>,
@@ -393,7 +393,7 @@
                        ranges;
 
                        ecspi1: spi@30820000 {
-                               compatible = "fsl,imx8mm-ecspi", 
"fsl,imx51-ecspi";
+                               compatible = "fsl,imx8mm-ecspi", 
"fsl,imx6ul-ecspi";
                                #address-cells = <1>;
                                #size-cells = <0>;
                                reg = <0x30820000 0x10000>;
@@ -407,7 +407,7 @@
                        };
 
                        ecspi2: spi@30830000 {
-                               compatible = "fsl,imx8mm-ecspi", 
"fsl,imx51-ecspi";
+                               compatible = "fsl,imx8mm-ecspi", 
"fsl,imx6ul-ecspi";
                                #address-cells = <1>;
                                #size-cells = <0>;
                                reg = <0x30830000 0x10000>;
@@ -421,7 +421,7 @@
                        };
 
                        ecspi3: spi@30840000 {
-                               compatible = "fsl,imx8mm-ecspi", 
"fsl,imx51-ecspi";
+                               compatible = "fsl,imx8mm-ecspi", 
"fsl,imx6ul-ecspi";
                                #address-cells = <1>;
                                #size-cells = <0>;
                                reg = <0x30840000 0x10000>;
@@ -567,11 +567,11 @@
                        };
 
                        sdma1: dma-controller@30bd0000 {
-                               compatible = "fsl,imx8mm-sdma", 
"fsl,imx7d-sdma";
+                               compatible = "fsl,imx8mm-sdma", 
"fsl,imx8mq-sdma";
                                reg = <0x30bd0000 0x10000>;
                                interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
                                clocks = <&clk IMX8MM_CLK_SDMA1_ROOT>,
-                                        <&clk IMX8MM_CLK_SDMA1_ROOT>;
+                                        <&clk IMX8MM_CLK_AHB>;
                                clock-names = "ipg", "ahb";
                                #dma-cells = <3>;
                                fsl,sdma-ram-script-name = 
"imx/sdma/sdma-imx7d.bin";
diff --git a/arch/arm64/boot/dts/freescale/imx8mq.dtsi 
b/arch/arm64/boot/dts/freescale/imx8mq.dtsi
index 7c0b12a..f2a5d12 100644
--- a/arch/arm64/boot/dts/freescale/imx8mq.dtsi
+++ b/arch/arm64/boot/dts/freescale/imx8mq.dtsi
@@ -607,7 +607,7 @@
                        ecspi1: spi@30820000 {
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               compatible = "fsl,imx8mq-ecspi", 
"fsl,imx51-ecspi";
+                               compatible = "fsl,imx8mq-ecspi", 
"fsl,imx6ul-ecspi";
                                reg = <0x30820000 0x10000>;
                                interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
                                clocks = <&clk IMX8MQ_CLK_ECSPI1_ROOT>,
@@ -619,7 +619,7 @@
                        ecspi2: spi@30830000 {
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               compatible = "fsl,imx8mq-ecspi", 
"fsl,imx51-ecspi";
+                               compatible = "fsl,imx8mq-ecspi", 
"fsl,imx6ul-ecspi";
                                reg = <0x30830000 0x10000>;
                                interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
                                clocks = <&clk IMX8MQ_CLK_ECSPI2_ROOT>,
@@ -631,7 +631,7 @@
                        ecspi3: spi@30840000 {
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               compatible = "fsl,imx8mq-ecspi", 
"fsl,imx51-ecspi";
+                               compatible = "fsl,imx8mq-ecspi", 
"fsl,imx6ul-ecspi";
                                reg = <0x30840000 0x10000>;
                                interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
                                clocks = <&clk IMX8MQ_CLK_ECSPI3_ROOT>,
-- 
2.7.4

Reply via email to