Document the binding for enabling mtk svs on MediaTek SoC.

Signed-off-by: Roger Lu <roger...@mediatek.com>
---
 .../devicetree/bindings/power/mtk-svs.txt     | 70 +++++++++++++++++++
 1 file changed, 70 insertions(+)
 create mode 100644 Documentation/devicetree/bindings/power/mtk-svs.txt

diff --git a/Documentation/devicetree/bindings/power/mtk-svs.txt 
b/Documentation/devicetree/bindings/power/mtk-svs.txt
new file mode 100644
index 000000000000..355329db74ba
--- /dev/null
+++ b/Documentation/devicetree/bindings/power/mtk-svs.txt
@@ -0,0 +1,70 @@
+* Mediatek Smart Voltage Scaling (MTK SVS)
+
+This describes the device tree binding for the MTK SVS controller
+which helps provide the optimized CPU/GPU/CCI voltages. This device also
+needs thermal data to calculate thermal slope for accurately compensate
+the voltages when temperature change.
+
+Required properties:
+- compatible:
+  - "mediatek,mt8183-svs" : For MT8183 family of SoCs
+- reg: Address range of the MTK SVS controller.
+- interrupts: IRQ for the MTK SVS controller.
+- clocks, clock-names: Clocks needed for the svs controller. required
+                       clocks are:
+                      "main_clk": Main clock needed for register access
+- nvmem-cells: Phandle to the calibration data provided by a nvmem device.
+- nvmem-cell-names: Should be "svs-calibration-data" and "calibration-data"
+- svs_xxx: Phandle of svs_bank device for controlling corresponding opp
+           table and power-domains.
+- vxxx-supply: Phandle to each regulator. vxxx can be "vcpu_little",
+              "vcpu_big", "vcci" and "vgpu".
+
+Example:
+
+       svs: svs@1100b000 {
+               compatible = "mediatek,mt8183-svs";
+               reg = <0 0x1100b000 0 0x1000>;
+               interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_LOW 0>;
+               clocks = <&infracfg CLK_INFRA_THERM>;
+               clock-names = "main_clk";
+               nvmem-cells = <&svs_calibration>, <&thermal_calibration>;
+               nvmem-cell-names = "svs-calibration-data", "calibration-data";
+
+               svs_cpu_little: svs_cpu_little {
+                       compatible = "mediatek,mt8183-svs-cpu-little";
+                       operating-points-v2 = <&cluster0_opp>;
+               };
+
+               svs_cpu_big: svs_cpu_big {
+                       compatible = "mediatek,mt8183-svs-cpu-big";
+                       operating-points-v2 = <&cluster1_opp>;
+               };
+
+               svs_cci: svs_cci {
+                       compatible = "mediatek,mt8183-svs-cci";
+                       operating-points-v2 = <&cluster2_opp>;
+               };
+
+               svs_gpu: svs_gpu {
+                       compatible = "mediatek,mt8183-svs-gpu";
+                       power-domains = <&scpsys MT8183_POWER_DOMAIN_MFG_2D>;
+                       operating-points-v2 = <&gpu_opp_table>;
+               };
+       };
+
+       &svs_cpu_little {
+               vcpu_little-supply = <&mt6358_vproc12_reg>;
+       };
+
+       &svs_cpu_big {
+               vcpu_big-supply = <&mt6358_vproc11_reg>;
+       };
+
+       &svs_cci {
+               vcci-supply = <&mt6358_vproc12_reg>;
+       };
+
+       &svs_gpu {
+               vgpu-spply = <&mt6358_vgpu_reg>;
+       };
-- 
2.18.0

Reply via email to