On Sat, 2019-09-07 at 11:54 -0500, Bjorn Helgaas wrote:
> On Thu, Sep 05, 2019 at 05:00:16PM +0300, Jonathan Chocron wrote:
> > From: Ali Saidi <[email protected]>
> > 
> > The Amazon's Annapurna Labs root ports don't advertise an ACS
> > capability, but they don't allow peer-to-peer transactions and do
> > validate bus numbers through the SMMU. Additionally, it's not
> > possible
> > for one RP to pass traffic to another RP.
> > 
> > Signed-off-by: Ali Saidi <[email protected]>
> > Signed-off-by: Jonathan Chocron <[email protected]>
> > Reviewed-by: Gustavo Pimentel <[email protected]>
> > Reviewed-by: Andrew Murray <[email protected]>
> 
> Acked-by: Bjorn Helgaas <[email protected]>
> 
> But please tweak it as below ...
> 
Will be part of v6.

> > ---
> >  drivers/pci/quirks.c | 20 ++++++++++++++++++++
> >  1 file changed, 20 insertions(+)
> > 
> > diff --git a/drivers/pci/quirks.c b/drivers/pci/quirks.c
> > index ded60757a573..8fe765592943 100644
> > --- a/drivers/pci/quirks.c
> > +++ b/drivers/pci/quirks.c
> > @@ -4418,6 +4418,24 @@ static int pci_quirk_qcom_rp_acs(struct
> > pci_dev *dev, u16 acs_flags)
> >     return ret;
> >  }
> >  
> > +static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags)
> > +{
> > +   /*
> > +    * Amazon's Annapurna Labs root ports don't include an ACS
> > capability,
> > +    * but do include ACS-like functionality. The hardware doesn't
> > support
> > +    * peer-to-peer transactions via the root port and each has a
> > unique
> > +    * segment number.
> > +    *
> > +    * Additionally, the root ports cannot send traffic to each
> > other.
> > +    */
> > +   acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV |
> > PCI_ACS_UF);
> 
> There are several quirks that use this same set of bits, but they
> don't use the same order, which is a needless difference.
> 
> Can you reorder them in the bit 0 ... bit 7 order?  I.e.,
> 
>     PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
> 
Done.

> > +   if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
> > +           return -ENOTTY;
> 
> This could go first (above the comment) so all the acs_flags stuff is
> together.
> 
Done.

> > +   return acs_flags ? 0 : 1;
> > +}
> > +
> >  /*
> >   * Sunrise Point PCH root ports implement ACS, but unfortunately
> > as shown in
> >   * the datasheet (Intel 100 Series Chipset Family PCH Datasheet,
> > Vol. 2,
> > @@ -4611,6 +4629,8 @@ static const struct pci_dev_acs_enabled {
> >     { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
> >     { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
> >     { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
> > +   /* Amazon Annapurna Labs */
> > +   { PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs
> > },
> >     { 0 }
> >  };
> >  
> > -- 
> > 2.17.1
> > 

Reply via email to