Add RGMII internal delay configuration for Rx and Tx.

Signed-off-by: Dan Murphy <dmur...@ti.com>
---
 drivers/net/phy/dp83869.c | 53 ++++++++++++++++++++++++++++++++++++---
 1 file changed, 50 insertions(+), 3 deletions(-)

diff --git a/drivers/net/phy/dp83869.c b/drivers/net/phy/dp83869.c
index cfb22a21a2e6..801341edbe31 100644
--- a/drivers/net/phy/dp83869.c
+++ b/drivers/net/phy/dp83869.c
@@ -64,6 +64,10 @@
 #define DP83869_RGMII_TX_CLK_DELAY_EN          BIT(1)
 #define DP83869_RGMII_RX_CLK_DELAY_EN          BIT(0)
 
+/* RGMIIDCTL */
+#define DP83869_RGMII_CLK_DELAY_SHIFT          4
+#define DP83869_CLK_DELAY_DEF                  7
+
 /* STRAP_STS1 bits */
 #define DP83869_STRAP_OP_MODE_MASK             GENMASK(2, 0)
 #define DP83869_STRAP_STS1_RESERVED            BIT(11)
@@ -78,9 +82,6 @@
 #define DP83869_PHYCR_FIFO_DEPTH_MASK  GENMASK(15, 12)
 #define DP83869_PHYCR_RESERVED_MASK    BIT(11)
 
-/* RGMIIDCTL bits */
-#define DP83869_RGMII_TX_CLK_DELAY_SHIFT       4
-
 /* IO_MUX_CFG bits */
 #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL   0x1f
 
@@ -99,6 +100,10 @@
 #define DP83869_OP_MODE_MII                    BIT(5)
 #define DP83869_SGMII_RGMII_BRIDGE             BIT(6)
 
+static const int dp83869_internal_delay[] = {250, 500, 750, 1000, 1250, 1500,
+                                            1750, 2000, 2250, 2500, 2750, 3000,
+                                            3250, 3500, 3750, 4000};
+
 enum {
        DP83869_PORT_MIRRORING_KEEP,
        DP83869_PORT_MIRRORING_EN,
@@ -108,6 +113,8 @@ enum {
 struct dp83869_private {
        int tx_fifo_depth;
        int rx_fifo_depth;
+       s32 rx_id_delay;
+       s32 tx_id_delay;
        int io_impedance;
        int port_mirroring;
        bool rxctrl_strap_quirk;
@@ -182,6 +189,7 @@ static int dp83869_of_init(struct phy_device *phydev)
        struct dp83869_private *dp83869 = phydev->priv;
        struct device *dev = &phydev->mdio.dev;
        struct device_node *of_node = dev->of_node;
+       int delay_size = ARRAY_SIZE(dp83869_internal_delay);
        int ret;
 
        if (!of_node)
@@ -232,6 +240,20 @@ static int dp83869_of_init(struct phy_device *phydev)
                                 &dp83869->tx_fifo_depth))
                dp83869->tx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB;
 
+       dp83869->rx_id_delay = phy_get_internal_delay(phydev, dev,
+                                                    &dp83869_internal_delay[0],
+                                                     delay_size, true);
+       if (dp83869->rx_id_delay < 0)
+               dp83869->rx_id_delay =
+                               dp83869_internal_delay[DP83869_CLK_DELAY_DEF];
+
+       dp83869->tx_id_delay = phy_get_internal_delay(phydev, dev,
+                                                    &dp83869_internal_delay[0],
+                                                     delay_size, false);
+       if (dp83869->tx_id_delay < 0)
+               dp83869->tx_id_delay =
+                               dp83869_internal_delay[DP83869_CLK_DELAY_DEF];
+
        return ret;
 }
 #else
@@ -394,6 +416,31 @@ static int dp83869_config_init(struct phy_device *phydev)
                                     dp83869->clk_output_sel <<
                                     DP83869_IO_MUX_CFG_CLK_O_SEL_SHIFT);
 
+       if (phy_interface_is_rgmii(phydev)) {
+               ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIIDCTL,
+                                   dp83869->rx_id_delay |
+                       dp83869->tx_id_delay << DP83869_RGMII_CLK_DELAY_SHIFT);
+               if (ret)
+                       return ret;
+
+               val = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIICTL);
+               val &= ~(DP83869_RGMII_TX_CLK_DELAY_EN |
+                        DP83869_RGMII_RX_CLK_DELAY_EN);
+
+               if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
+                       val |= (DP83869_RGMII_TX_CLK_DELAY_EN |
+                               DP83869_RGMII_RX_CLK_DELAY_EN);
+
+               if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
+                       val |= DP83869_RGMII_TX_CLK_DELAY_EN;
+
+               if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
+                       val |= DP83869_RGMII_RX_CLK_DELAY_EN;
+
+               ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIICTL,
+                                   val);
+       }
+
        return ret;
 }
 
-- 
2.26.2

Reply via email to