The ACGR register is at the offset of 0x1024, beyond the 4k originally
assigned to the MPMU range.

Signed-off-by: Lubomir Rintel <lkund...@v3.sk>
---
 arch/arm/boot/dts/mmp2.dtsi | 2 +-
 1 file changed, 1 insertion(+), 1 deletion(-)

diff --git a/arch/arm/boot/dts/mmp2.dtsi b/arch/arm/boot/dts/mmp2.dtsi
index 9b8a156cf73e5..9e77f685fb188 100644
--- a/arch/arm/boot/dts/mmp2.dtsi
+++ b/arch/arm/boot/dts/mmp2.dtsi
@@ -415,7 +415,7 @@ ssp4: spi@d4039000 {
 
                soc_clocks: clocks {
                        compatible = "marvell,mmp2-clock";
-                       reg = <0xd4050000 0x1000>,
+                       reg = <0xd4050000 0x2000>,
                              <0xd4282800 0x400>,
                              <0xd4015000 0x1000>;
                        reg-names = "mpmu", "apmu", "apbc";
-- 
2.26.2

Reply via email to