From: Paul Cercueil <[email protected]>

commit 84e7a946da71f678affacea301f6d5cb4d9784e8 upstream.

The PAT1 register contains information about the IRQ type (edge/level)
for input GPIOs with IRQ enabled, and the direction for non-IRQ GPIOs.
So it makes sense to read it only if the GPIO has no interrupt
configured, otherwise input GPIOs configured for level IRQs are
misdetected as output GPIOs.

Fixes: ebd6651418b6 ("pinctrl: ingenic: Implement .get_direction for GPIO 
chips")
Reported-by: João Henrique <[email protected]>
Signed-off-by: Paul Cercueil <[email protected]>
Cc: [email protected]
Link: https://lore.kernel.org/r/[email protected]
Signed-off-by: Linus Walleij <[email protected]>
Signed-off-by: Greg Kroah-Hartman <[email protected]>

---
 drivers/pinctrl/pinctrl-ingenic.c |    3 ++-
 1 file changed, 2 insertions(+), 1 deletion(-)

--- a/drivers/pinctrl/pinctrl-ingenic.c
+++ b/drivers/pinctrl/pinctrl-ingenic.c
@@ -1644,7 +1644,8 @@ static int ingenic_gpio_get_direction(st
        unsigned int pin = gc->base + offset;
 
        if (jzpc->version >= ID_JZ4760)
-               return ingenic_get_pin_config(jzpc, pin, JZ4760_GPIO_PAT1);
+               return ingenic_get_pin_config(jzpc, pin, JZ4760_GPIO_INT) ||
+                       ingenic_get_pin_config(jzpc, pin, JZ4760_GPIO_PAT1);
 
        if (ingenic_get_pin_config(jzpc, pin, JZ4740_GPIO_SELECT))
                return true;


Reply via email to