On Wednesday 03 September 2014 09:07 PM, Gabriel FERNANDEZ wrote:
> SSC is the technique of modulating the operating frequency of a signal
> slightly to spread its radiated emissions over a range of frequencies.
> This reduction in the maximum emission for a given frequency helps meet
> radiated emission requirements.
> These settings are applicable for PCIE with Internal clock.
> 
> Signed-off-by: Harsh Gupta <harsh.gu...@st.com>
> Signed-off-by: Gabriel Fernandez <gabriel.fernan...@linaro.orgm>
> ---
>  drivers/phy/phy-miphy28lp.c | 32 ++++++++++++++++++++++++++++++++
>  1 file changed, 32 insertions(+)
> 
> diff --git a/drivers/phy/phy-miphy28lp.c b/drivers/phy/phy-miphy28lp.c
> index b36e737..976fdda 100644
> --- a/drivers/phy/phy-miphy28lp.c
> +++ b/drivers/phy/phy-miphy28lp.c
> @@ -679,6 +679,36 @@ static int miphy28lp_init_sata(struct miphy28lp_phy 
> *miphy_phy)
>       return miphy_is_ready(miphy_phy);
>  }
>  
> +static void miphy_pcie_tune_ssc(struct miphy28lp_phy *miphy_phy)
> +{
> +     u8 val;
> +
> +     /* Compensate Tx impedance to avoid out of range values */
> +     if (miphy_phy->ssc) {
> +             /*
> +              * Enable the SSC on PLL for all banks
> +              * SSC Modulation @ 31 KHz and 4000 ppm modulation amp
> +              */
> +             val = readb_relaxed(miphy_phy->base + 0x0c);
> +             val |= 0x04;
> +             writeb_relaxed(val, miphy_phy->base + 0x0c);
> +             val = readb_relaxed(miphy_phy->base + 0x0a);
> +             val |= 0x10;
> +             writeb_relaxed(val, miphy_phy->base + 0x0a);

macros for these registers and values is needed. Or else it's difficult to 
review.
> +
> +             for (val = 0; val < 2; val++) {
> +                     writeb_relaxed(val, miphy_phy->base + 0x0f);
> +                     writeb_relaxed(0x69, miphy_phy->base + 0xe5);

Do these registers have to be written for every iteration?

Thanks
Kishon
--
To unsubscribe from this list: send the line "unsubscribe linux-kernel" in
the body of a message to majord...@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html
Please read the FAQ at  http://www.tux.org/lkml/

Reply via email to