Add device tree binding for Qualcomm AHCI SATA controller and specifically
the sata controller on the IPQ806x family of SoCs.

We can utilize the "generic-ahci" platform driver with the addition of the
sata phy to enable SATA support on Qualcomm SoCs with AHCI controllers.

Signed-off-by: Kumar Gala <[email protected]>
---
v5:
* Moved to using "generic-ahci" binding support and assigned-clocks
  so we can use upstream generic ahci support w/o a special driver.
  Updated binding spec to reflect that.

v4:
* Added simple PM ops implementation
* Added setting of pmalive clk

v3:
* Added comment about suspend/resume not supported
* Fixup ahci_platform_init_host for upstream change to interface
* cleanup error handling of rxoob clk, moved to devm_clk_get/put

v2:
* Fixed MODULE_LICENSE to be GPL v2

 .../devicetree/bindings/ata/qcom-sata.txt          | 48 ++++++++++++++++++++++
 1 file changed, 48 insertions(+)
 create mode 100644 Documentation/devicetree/bindings/ata/qcom-sata.txt

diff --git a/Documentation/devicetree/bindings/ata/qcom-sata.txt 
b/Documentation/devicetree/bindings/ata/qcom-sata.txt
new file mode 100644
index 0000000..094de91
--- /dev/null
+++ b/Documentation/devicetree/bindings/ata/qcom-sata.txt
@@ -0,0 +1,48 @@
+* Qualcomm AHCI SATA Controller
+
+SATA nodes are defined to describe on-chip Serial ATA controllers.
+Each SATA controller should have its own node.
+
+Required properties:
+- compatible           : compatible list, must contain "generic-ahci"
+- interrupts           : <interrupt mapping for SATA IRQ>
+- reg                  : <registers mapping>
+- phys                 : Must contain exactly one entry as specified
+                         in phy-bindings.txt
+- phy-names            : Must be "sata-phy"
+
+Required properties for "qcom,ipq806x-ahci" compatible:
+- clocks               : Must contain an entry for each entry in clock-names.
+- clock-names          : Shall be:
+                               "slave_iface" - Fabric port AHB clock for SATA
+                               "iface" - AHB clock
+                               "core" - core clock
+                               "rxoob" - RX out-of-band clock
+                               "pmalive" - Power Module Alive clock
+- assigned-clocks      : Shall be:
+                               SATA_RXOOB_CLK
+                               SATA_PMALIVE_CLK
+- assigned-clock-rates : Shall be:
+                               100Mhz (100000000) for SATA_RXOOB_CLK
+                               100Mhz (100000000) for SATA_PMALIVE_CLK
+
+Example:
+       sata@29000000 {
+               compatible = "qcom,ipq806x-ahci", "generic-ahci";
+               reg = <0x29000000 0x180>;
+
+               interrupts = <0 209 0x0>;
+
+               clocks = <&gcc SFAB_SATA_S_H_CLK>,
+                        <&gcc SATA_H_CLK>,
+                        <&gcc SATA_A_CLK>,
+                        <&gcc SATA_RXOOB_CLK>,
+                        <&gcc SATA_PMALIVE_CLK>;
+               clock-names = "slave_iface", "iface", "core",
+                               "rxoob", "pmalive";
+               assigned-clocks = <&gcc SATA_RXOOB_CLK>, <&gcc 
SATA_PMALIVE_CLK>;
+               assigned-clock-rates = <100000000>, <100000000>;
+
+               phys = <&sata_phy>;
+               phy-names = "sata-phy";
+       };
-- 
The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum,
hosted by The Linux Foundation

--
To unsubscribe from this list: send the line "unsubscribe linux-kernel" in
the body of a message to [email protected]
More majordomo info at  http://vger.kernel.org/majordomo-info.html
Please read the FAQ at  http://www.tux.org/lkml/

Reply via email to