On Monday 20 April 2015 11:49:37 Feng Kan wrote: > > > > Obviously they appear on the PCI host bridge in order, because that > > is a how PCI works. My question was about what happens then. On a lot > > of SoCs, there is something like an AXI bus that uses posted > > transactions between PCI and RAM, so you have a do a full manual > > syncronization of ongoing PIC DMAs when the MSI catcher signals the > > top-level interrupt. Do you have a bus between PCI and RAM that does > > not require this, or does the MSI catcher have logic to flush all DMAs? > > Our hardware has an automatic mechanism to flush the content to DRAM before > the > MSI write is committed.
Ok, excellent! Arnd -- To unsubscribe from this list: send the line "unsubscribe linux-kernel" in the body of a message to majord...@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html Please read the FAQ at http://www.tux.org/lkml/