Hi Niklas, and Sergei,

On 08/02/18 15:47, Niklas Söderlund wrote:
> From: Sergei Shtylyov <sergei.shtyl...@cogentembedded.com>
> 
> Describe VSPD0 in the R8A77970 device tree; it will be used by DU in
> the next patch...
> 
> Based on the original (and large) patch by Daisuke Matsushita
> <daisuke.matsushita...@hitachi.com>.
> 
> Signed-off-by: Vladimir Barinov <vladimir.bari...@cogentembedded.com>
> Signed-off-by: Sergei Shtylyov <sergei.shtyl...@cogentembedded.com>
> Signed-off-by: Niklas Söderlund <niklas.soderlund+rene...@ragnatech.se>

Seems odd that the interrupts here are so distant on the V3M platform vs the
others ... but the data sheets agree.

Registers, interrupt, CPG values reviewed.

Reviewed-by: Kieran Bingham <kieran.bingham+rene...@ideasonboard.com>

> ---
>  arch/arm64/boot/dts/renesas/r8a77970.dtsi | 10 ++++++++++
>  1 file changed, 10 insertions(+)
> 
> diff --git a/arch/arm64/boot/dts/renesas/r8a77970.dtsi 
> b/arch/arm64/boot/dts/renesas/r8a77970.dtsi
> index 2567e68fe0c6cf7b..5eb5d4b26f955671 100644
> --- a/arch/arm64/boot/dts/renesas/r8a77970.dtsi
> +++ b/arch/arm64/boot/dts/renesas/r8a77970.dtsi
> @@ -620,6 +620,16 @@
>                       power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
>                       resets = <&cpg 603>;
>               };
> +
> +             vspd0: vsp@fea20000 {
> +                     compatible = "renesas,vsp2";
> +                     reg = <0 0xfea20000 0 0x4000>;
> +                     interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
> +                     clocks = <&cpg CPG_MOD 623>;
> +                     power-domains = <&sysc R8A77970_PD_ALWAYS_ON>;
> +                     resets = <&cpg 623>;
> +                     renesas,fcp = <&fcpvd0>;
> +             };
>       };
>  
>       timer {
> 

Reply via email to