Signed-off-by: Kukjin Kim <kgene....@samsung.com>
Reviewed-by: Thomas Abraham <thomas...@samsung.com>
Cc: Catalin Marinas <catalin.mari...@arm.com>
---
 arch/arm64/boot/dts/samsung-gh7.dtsi     | 106 +++++++++++++++++++++++++++++++
 arch/arm64/boot/dts/samsung-ssdk-gh7.dts |  26 ++++++++
 2 files changed, 132 insertions(+)
 create mode 100644 arch/arm64/boot/dts/samsung-gh7.dtsi
 create mode 100644 arch/arm64/boot/dts/samsung-ssdk-gh7.dts

diff --git a/arch/arm64/boot/dts/samsung-gh7.dtsi 
b/arch/arm64/boot/dts/samsung-gh7.dtsi
new file mode 100644
index 0000000..b5e8488
--- /dev/null
+++ b/arch/arm64/boot/dts/samsung-gh7.dtsi
@@ -0,0 +1,106 @@
+/*
+ * SAMSUNG GH7 SoC device tree source
+ *
+ * Copyright (c) 2014 Samsung Electronics Co., Ltd.
+ *             http://www.samsung.com
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+*/
+
+/memreserve/ 0x80000000 0x0C400000;
+
+/ {
+       interrupt-parent = <&gic>;
+       #address-cells = <2>;
+       #size-cells = <2>;
+
+       aliases {
+               serial0 = "/amba/uart@12c00000";
+       };
+
+       cpus {
+               #address-cells = <2>;
+               #size-cells = <0>;
+
+               cpu@000 {
+                       device_type = "cpu";
+                       compatible = "arm,armv8";
+                       reg = <0x0 0x000>;
+                       enable-method = "spin-table";
+                       cpu-release-addr = <0x0 0x8000fff8>;
+               };
+               cpu@001 {
+                       device_type = "cpu";
+                       compatible = "arm,armv8";
+                       reg = <0x0 0x001>;
+                       enable-method = "spin-table";
+                       cpu-release-addr = <0x0 0x8000fff8>;
+               };
+               cpu@002 {
+                       device_type = "cpu";
+                       compatible = "arm,armv8";
+                       reg = <0x0 0x002>;
+                       enable-method = "spin-table";
+                       cpu-release-addr = <0x0 0x8000fff8>;
+               };
+               cpu@003 {
+                       device_type = "cpu";
+                       compatible = "arm,armv8";
+                       reg = <0x0 0x003>;
+                       enable-method = "spin-table";
+                       cpu-release-addr = <0x0 0x8000fff8>;
+               };
+       };
+
+       gic: interrupt-controller@1C000000 {
+               compatible = "arm,cortex-a15-gic";
+               #interrupt-cells = <3>;
+               interrupt-controller;
+               reg = <0x0 0x1C001000 0 0x1000>,        /* GIC Dist */
+                     <0x0 0x1C002000 0 0x1000>,        /* GIC CPU */
+                     <0x0 0x1C004000 0 0x2000>,        /* GIC VCPU Control */
+                     <0x0 0x1C006000 0 0x2000>;        /* GIC VCPU */
+               interrupts = <1 9 0xf04>;       /* GIC Maintenence IRQ */
+       };
+
+       timer {
+               compatible = "arm,armv8-timer";
+               interrupts = <1 13 0xff01>,     /* Secure Phys IRQ */
+                            <1 14 0xff01>,     /* Non-secure Phys IRQ */
+                            <1 11 0xff01>,     /* Virt IRQ */
+                            <1 10 0xff01>;     /* Hyp IRQ */
+       };
+
+       pmu {
+               compatible = "arm,armv8-pmuv3";
+               interrupts = <0 294 0>,
+                            <0 295 0>,
+                            <0 296 0>,
+                            <0 297 0>,
+                            <0 298 0>,
+                            <0 299 0>,
+                            <0 300 0>,
+                            <0 301 0>;
+       };
+
+       amba {
+               compatible = "arm,amba-bus";
+               #address-cells = <2>;
+               #size-cells = <2>;
+               ranges;
+
+               serial@12c00000 {
+                       compatible = "arm,pl011", "arm,primecell";
+                       reg = <0 0x12c00000 0 0x10000>;
+                       interrupts = <0 418 0>;
+               };
+
+               serial@12c20000 {
+                       compatible = "arm,pl011", "arm,primecell";
+                       reg = <0 0x12c20000 0 0x10000>;
+                       interrupts = <0 420 0>;
+               };
+       };
+};
diff --git a/arch/arm64/boot/dts/samsung-ssdk-gh7.dts 
b/arch/arm64/boot/dts/samsung-ssdk-gh7.dts
new file mode 100644
index 0000000..47afbc4
--- /dev/null
+++ b/arch/arm64/boot/dts/samsung-ssdk-gh7.dts
@@ -0,0 +1,26 @@
+/*
+ * SAMSUNG SSDK-GH7 board device tree source
+ *
+ * Copyright (c) 2014 Samsung Electronics Co., Ltd.
+ *             http://www.samsung.com
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+*/
+
+/dts-v1/;
+#include "samsung-gh7.dtsi"
+
+/ {
+       model = "SAMSUNG SSDK-GH7 board based on GH7 SoC";
+       compatible = "samsung,ssdk-gh7", "samsung,gh7";
+
+       chosen {
+       };
+
+       memory@80000000 {
+               device_type = "memory";
+               reg = <0x00000000 0x80000000 0 0x80000000>;
+       };
+};
-- 
1.8.2.1.339.g52a3e01

--
To unsubscribe from this list: send the line "unsubscribe linux-samsung-soc" in
the body of a message to majord...@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html

Reply via email to