On Mon, Jul 6, 2015 at 11:03 AM, Francisco Jerez <curroje...@riseup.net> wrote: > The hardware docs don't mention explicitly what these fields should > be, but I've verified experimentally on ILK that using a GRF as > destination causes the register to be corrupted when the execution > size of an ENDIF instruction is higher than 8 -- and because the > destination we were using was g0, eventually a hang. > > Fixes some 150 piglit tests on Gen4-5 when forced to run shaders with > if conditionals 16-wide, e.g. shaders/glsl-fs-sampler-numbering-3.
Neat! > --- > src/mesa/drivers/dri/i965/brw_eu_emit.c | 4 ++-- > 1 file changed, 2 insertions(+), 2 deletions(-) > > diff --git a/src/mesa/drivers/dri/i965/brw_eu_emit.c > b/src/mesa/drivers/dri/i965/brw_eu_emit.c > index 0f53604..4d39762 100644 > --- a/src/mesa/drivers/dri/i965/brw_eu_emit.c > +++ b/src/mesa/drivers/dri/i965/brw_eu_emit.c > @@ -1584,8 +1584,8 @@ brw_ENDIF(struct brw_codegen *p) > } > > if (devinfo->gen < 6) { > - brw_set_dest(p, insn, retype(brw_vec4_grf(0,0), BRW_REGISTER_TYPE_UD)); > - brw_set_src0(p, insn, retype(brw_vec4_grf(0,0), BRW_REGISTER_TYPE_UD)); > + brw_set_dest(p, insn, retype(brw_null_reg(), BRW_REGISTER_TYPE_D)); > + brw_set_src0(p, insn, retype(brw_null_reg(), BRW_REGISTER_TYPE_D)); Strange that it was an imm32 (type D) on gen < 6 and then imm16 after that. Reviewed-by: Matt Turner <matts...@gmail.com> > brw_set_src1(p, insn, brw_imm_d(0x0)); > } else if (devinfo->gen == 6) { > brw_set_dest(p, insn, brw_imm_w(0)); > -- > 2.4.3 > > _______________________________________________ > mesa-dev mailing list > mesa-dev@lists.freedesktop.org > http://lists.freedesktop.org/mailman/listinfo/mesa-dev _______________________________________________ mesa-dev mailing list mesa-dev@lists.freedesktop.org http://lists.freedesktop.org/mailman/listinfo/mesa-dev