On Sat, Nov 13, 2021 at 1:17 AM Frédéric Pétrot
wrote:
>
> lwu and ld are functionally close to the other loads, but were after the
> stores in the source file.
> Similarly, xor was away from or and and by two arithmetic functions, while
> the immediate versions were nicely put together.
> This patch moves the aforementioned loads after lhu, and xor above or,
> where they more logically belong.
>
> Signed-off-by: Frédéric Pétrot
> Co-authored-by: Fabien Portas
> Reviewed-by: Richard Henderson
> Reviewed-by: Philippe Mathieu-Daudé
> ---
> target/riscv/insn_trans/trans_rvi.c.inc | 34 -
> meson | 2 +-
> 2 files changed, 18 insertions(+), 18 deletions(-)
>
> diff --git a/target/riscv/insn_trans/trans_rvi.c.inc
> b/target/riscv/insn_trans/trans_rvi.c.inc
> index 51607b3d40..710f5e6a85 100644
> --- a/target/riscv/insn_trans/trans_rvi.c.inc
> +++ b/target/riscv/insn_trans/trans_rvi.c.inc
> @@ -176,6 +176,18 @@ static bool trans_lhu(DisasContext *ctx, arg_lhu *a)
> return gen_load(ctx, a, MO_TEUW);
> }
>
> +static bool trans_lwu(DisasContext *ctx, arg_lwu *a)
> +{
> +REQUIRE_64BIT(ctx);
> +return gen_load(ctx, a, MO_TEUL);
> +}
> +
> +static bool trans_ld(DisasContext *ctx, arg_ld *a)
> +{
> +REQUIRE_64BIT(ctx);
> +return gen_load(ctx, a, MO_TEUQ);
> +}
> +
> static bool gen_store(DisasContext *ctx, arg_sb *a, MemOp memop)
> {
> TCGv addr = get_gpr(ctx, a->rs1, EXT_NONE);
> @@ -207,18 +219,6 @@ static bool trans_sw(DisasContext *ctx, arg_sw *a)
> return gen_store(ctx, a, MO_TESL);
> }
>
> -static bool trans_lwu(DisasContext *ctx, arg_lwu *a)
> -{
> -REQUIRE_64BIT(ctx);
> -return gen_load(ctx, a, MO_TEUL);
> -}
> -
> -static bool trans_ld(DisasContext *ctx, arg_ld *a)
> -{
> -REQUIRE_64BIT(ctx);
> -return gen_load(ctx, a, MO_TEUQ);
> -}
> -
> static bool trans_sd(DisasContext *ctx, arg_sd *a)
> {
> REQUIRE_64BIT(ctx);
> @@ -317,11 +317,6 @@ static bool trans_sltu(DisasContext *ctx, arg_sltu *a)
> return gen_arith(ctx, a, EXT_SIGN, gen_sltu);
> }
>
> -static bool trans_xor(DisasContext *ctx, arg_xor *a)
> -{
> -return gen_logic(ctx, a, tcg_gen_xor_tl);
> -}
> -
> static bool trans_srl(DisasContext *ctx, arg_srl *a)
> {
> return gen_shift(ctx, a, EXT_ZERO, tcg_gen_shr_tl);
> @@ -332,6 +327,11 @@ static bool trans_sra(DisasContext *ctx, arg_sra *a)
> return gen_shift(ctx, a, EXT_SIGN, tcg_gen_sar_tl);
> }
>
> +static bool trans_xor(DisasContext *ctx, arg_xor *a)
> +{
> +return gen_logic(ctx, a, tcg_gen_xor_tl);
> +}
> +
> static bool trans_or(DisasContext *ctx, arg_or *a)
> {
> return gen_logic(ctx, a, tcg_gen_or_tl);
> diff --git a/meson b/meson
> index 12f9f04ba0..b25d94e7c7 16
> --- a/meson
> +++ b/meson
> @@ -1 +1 @@
> -Subproject commit 12f9f04ba0decfda425dbbf9a501084c153a2d18
> +Subproject commit b25d94e7c77fda05a7fdfe8afe562cf9760d69da
This shouldn't be here
Alistair
> --
> 2.33.1
>
>