https://gcc.gnu.org/g:19bab664d3be18130e0889ce86def9e923e5fa23

commit 19bab664d3be18130e0889ce86def9e923e5fa23
Author: Pan Li <pan2...@intel.com>
Date:   Wed Jun 19 21:14:31 2024 +0800

    RISC-V: Add testcases for unsigned .SAT_SUB vector form 10
    
    After the middle-end support the form 10 of unsigned SAT_SUB and
    the RISC-V backend implement the .SAT_SUB for vector mode,  thus
    add more test case to cover that.
    
    Form 10:
      #define DEF_VEC_SAT_U_SUB_FMT_10(T)                                   \
      void __attribute__((noinline))                                        \
      vec_sat_u_sub_##T##_fmt_10 (T *out, T *op_1, T *op_2, unsigned limit) \
      {                                                                     \
        unsigned i;                                                         \
        for (i = 0; i < limit; i++)                                         \
          {                                                                 \
            T x = op_1[i];                                                  \
            T y = op_2[i];                                                  \
            T ret;                                                          \
            bool overflow = __builtin_sub_overflow (x, y, &ret);            \
            out[i] = !overflow ? ret : 0;                                   \
          }                                                                 \
      }
    
    Passed the rv64gcv regression test.
    
    gcc/testsuite/ChangeLog:
    
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_arith.h: Add test 
macro.
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-37.c: New test.
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-38.c: New test.
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-39.c: New test.
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-40.c: New test.
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-37.c: New 
test.
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-38.c: New 
test.
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-39.c: New 
test.
            * gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-40.c: New 
test.
    
    Signed-off-by: Pan Li <pan2...@intel.com>
    (cherry picked from commit be18486825dd24533d320bf840bf95bd083487d1)

Diff:
---
 .../riscv/rvv/autovec/binop/vec_sat_arith.h        | 18 ++++++
 .../riscv/rvv/autovec/binop/vec_sat_u_sub-37.c     | 19 ++++++
 .../riscv/rvv/autovec/binop/vec_sat_u_sub-38.c     | 20 ++++++
 .../riscv/rvv/autovec/binop/vec_sat_u_sub-39.c     | 20 ++++++
 .../riscv/rvv/autovec/binop/vec_sat_u_sub-40.c     | 20 ++++++
 .../riscv/rvv/autovec/binop/vec_sat_u_sub-run-37.c | 75 ++++++++++++++++++++++
 .../riscv/rvv/autovec/binop/vec_sat_u_sub-run-38.c | 75 ++++++++++++++++++++++
 .../riscv/rvv/autovec/binop/vec_sat_u_sub-run-39.c | 75 ++++++++++++++++++++++
 .../riscv/rvv/autovec/binop/vec_sat_u_sub-run-40.c | 75 ++++++++++++++++++++++
 9 files changed, 397 insertions(+)

diff --git a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_arith.h 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_arith.h
index e231d1e66aa..d5c81fbe5a9 100644
--- a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_arith.h
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_arith.h
@@ -265,6 +265,21 @@ vec_sat_u_sub_##T##_fmt_9 (T *out, T *op_1, T *op_2, 
unsigned limit) \
     }                                                                \
 }
 
+#define DEF_VEC_SAT_U_SUB_FMT_10(T)                                   \
+void __attribute__((noinline))                                        \
+vec_sat_u_sub_##T##_fmt_10 (T *out, T *op_1, T *op_2, unsigned limit) \
+{                                                                     \
+  unsigned i;                                                         \
+  for (i = 0; i < limit; i++)                                         \
+    {                                                                 \
+      T x = op_1[i];                                                  \
+      T y = op_2[i];                                                  \
+      T ret;                                                          \
+      bool overflow = __builtin_sub_overflow (x, y, &ret);            \
+      out[i] = !overflow ? ret : 0;                                   \
+    }                                                                 \
+}
+
 #define RUN_VEC_SAT_U_SUB_FMT_1(T, out, op_1, op_2, N) \
   vec_sat_u_sub_##T##_fmt_1(out, op_1, op_2, N)
 
@@ -292,4 +307,7 @@ vec_sat_u_sub_##T##_fmt_9 (T *out, T *op_1, T *op_2, 
unsigned limit) \
 #define RUN_VEC_SAT_U_SUB_FMT_9(T, out, op_1, op_2, N) \
   vec_sat_u_sub_##T##_fmt_9(out, op_1, op_2, N)
 
+#define RUN_VEC_SAT_U_SUB_FMT_10(T, out, op_1, op_2, N) \
+  vec_sat_u_sub_##T##_fmt_10(out, op_1, op_2, N)
+
 #endif
diff --git 
a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-37.c 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-37.c
new file mode 100644
index 00000000000..d58da2abd76
--- /dev/null
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-37.c
@@ -0,0 +1,19 @@
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -ftree-vectorize 
-fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */
+/* { dg-skip-if "" { *-*-* } { "-flto" } } */
+/* { dg-final { check-function-bodies "**" "" } } */
+
+#include "vec_sat_arith.h"
+
+/*
+** vec_sat_u_sub_uint8_t_fmt_10:
+** ...
+** vsetvli\s+[atx][0-9]+,\s*[atx][0-9]+,\s*e8,\s*m1,\s*ta,\s*ma
+** vle8\.v\s+v[0-9]+,\s*0\([atx][0-9]+\)
+** vle8\.v\s+v[0-9]+,\s*0\([atx][0-9]+\)
+** vssubu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+
+** ...
+*/
+DEF_VEC_SAT_U_SUB_FMT_10(uint8_t)
+
+/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */
diff --git 
a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-38.c 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-38.c
new file mode 100644
index 00000000000..a8ec4f6548c
--- /dev/null
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-38.c
@@ -0,0 +1,20 @@
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -ftree-vectorize 
-fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */
+/* { dg-skip-if "" { *-*-* } { "-flto" } } */
+/* { dg-final { check-function-bodies "**" "" } } */
+
+#include "vec_sat_arith.h"
+
+/*
+** vec_sat_u_sub_uint16_t_fmt_10:
+** ...
+** vsetvli\s+[atx][0-9]+,\s*[atx][0-9]+,\s*e16,\s*m1,\s*ta,\s*ma
+** ...
+** vle16\.v\s+v[0-9]+,\s*0\([atx][0-9]+\)
+** vle16\.v\s+v[0-9]+,\s*0\([atx][0-9]+\)
+** vssubu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+
+** ...
+*/
+DEF_VEC_SAT_U_SUB_FMT_10(uint16_t)
+
+/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */
diff --git 
a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-39.c 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-39.c
new file mode 100644
index 00000000000..0bb1b46e319
--- /dev/null
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-39.c
@@ -0,0 +1,20 @@
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -ftree-vectorize 
-fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */
+/* { dg-skip-if "" { *-*-* } { "-flto" } } */
+/* { dg-final { check-function-bodies "**" "" } } */
+
+#include "vec_sat_arith.h"
+
+/*
+** vec_sat_u_sub_uint32_t_fmt_10:
+** ...
+** vsetvli\s+[atx][0-9]+,\s*[atx][0-9]+,\s*e32,\s*m1,\s*ta,\s*ma
+** ...
+** vle32\.v\s+v[0-9]+,\s*0\([atx][0-9]+\)
+** vle32\.v\s+v[0-9]+,\s*0\([atx][0-9]+\)
+** vssubu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+
+** ...
+*/
+DEF_VEC_SAT_U_SUB_FMT_10(uint32_t)
+
+/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */
diff --git 
a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-40.c 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-40.c
new file mode 100644
index 00000000000..d75c101a6be
--- /dev/null
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-40.c
@@ -0,0 +1,20 @@
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -ftree-vectorize 
-fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */
+/* { dg-skip-if "" { *-*-* } { "-flto" } } */
+/* { dg-final { check-function-bodies "**" "" } } */
+
+#include "vec_sat_arith.h"
+
+/*
+** vec_sat_u_sub_uint64_t_fmt_10:
+** ...
+** vsetvli\s+[atx][0-9]+,\s*[atx][0-9]+,\s*e64,\s*m1,\s*ta,\s*ma
+** ...
+** vle64\.v\s+v[0-9]+,\s*0\([atx][0-9]+\)
+** vle64\.v\s+v[0-9]+,\s*0\([atx][0-9]+\)
+** vssubu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+
+** ...
+*/
+DEF_VEC_SAT_U_SUB_FMT_10(uint64_t)
+
+/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */
diff --git 
a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-37.c 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-37.c
new file mode 100644
index 00000000000..ba5642aa204
--- /dev/null
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-37.c
@@ -0,0 +1,75 @@
+/* { dg-do run { target { riscv_v } } } */
+/* { dg-additional-options "-std=c99" } */
+
+#include "vec_sat_arith.h"
+
+#define T                  uint8_t
+#define N                  16
+#define RUN_VEC_SAT_BINARY RUN_VEC_SAT_U_SUB_FMT_10
+
+DEF_VEC_SAT_U_SUB_FMT_10(T)
+
+T test_data[][3][N] = {
+  {
+    {
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+    }, /* arg_0 */
+    {
+      0, 1, 2, 3,
+      0, 1, 2, 3,
+      0, 1, 2, 3,
+      0, 1, 2, 3,
+    }, /* arg_1 */
+    {
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+    }, /* expect */
+  },
+  {
+    {
+       0, 255, 255, 255,
+       0, 255, 255, 255,
+       0, 255, 255, 255,
+       0, 255, 255, 255,
+    },
+    {
+       1, 255, 254, 251,
+       1, 255, 254, 251,
+       1, 255, 254, 251,
+       1, 255, 254, 251,
+    },
+    {
+       0,   0,   1,   4,
+       0,   0,   1,   4,
+       0,   0,   1,   4,
+       0,   0,   1,   4,
+    },
+  },
+  {
+    {
+       0,   0,   1,   0,
+       1,   2,   3,   0,
+       1,   2,   3, 255,
+       5, 254, 255,   9,
+    },
+    {
+       0,   1,   0, 254,
+      254, 254, 254, 255,
+      255, 255,   0, 252,
+      255, 255, 255,   1,
+    },
+    {
+       0,   0,   1,   0,
+       0,   0,   0,   0,
+       0,   0,   3,   3,
+       0,   0,   0,   8,
+    },
+  },
+};
+
+#include "vec_sat_binary.h"
diff --git 
a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-38.c 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-38.c
new file mode 100644
index 00000000000..bdb1ca3bbb0
--- /dev/null
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-38.c
@@ -0,0 +1,75 @@
+/* { dg-do run { target { riscv_v } } } */
+/* { dg-additional-options "-std=c99" } */
+
+#include "vec_sat_arith.h"
+
+#define T                  uint16_t
+#define N                  16
+#define RUN_VEC_SAT_BINARY RUN_VEC_SAT_U_SUB_FMT_10
+
+DEF_VEC_SAT_U_SUB_FMT_10(T)
+
+T test_data[][3][N] = {
+  {
+    {
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+    }, /* arg_0 */
+    {
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+    }, /* arg_1 */
+    {
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+      0, 0, 0, 0,
+    }, /* expect */
+  },
+  {
+    {
+      65535, 65535, 65535, 65535,
+      65535, 65535, 65535, 65535,
+      65535, 65535, 65535, 65535,
+      65535, 65535, 65535, 65535,
+    },
+    {
+      55535, 45535, 35535, 25535,
+      55535, 45535, 35535, 25535,
+      55535, 45535, 35535, 25535,
+      55535, 45535, 35535, 25535,
+    },
+    {
+      10000, 20000, 30000, 40000,
+      10000, 20000, 30000, 40000,
+      10000, 20000, 30000, 40000,
+      10000, 20000, 30000, 40000,
+    },
+  },
+  {
+    {
+         0,     0,     1,     0,
+         1,     2,     3,     0,
+         1, 65535,     3, 65535,
+         5, 65534, 65535,     9,
+    },
+    {
+         0,     1,     1, 65534,
+      65534, 65534,     1, 65535,
+         0, 65535, 65535,     0,
+      65535, 65535,     1,     2,
+    },
+    {
+         0,     0,     0,     0,
+         0,     0,     2,     0,
+         1,     0,     0, 65535,
+         0,     0, 65534,     7,
+    },
+  },
+};
+
+#include "vec_sat_binary.h"
diff --git 
a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-39.c 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-39.c
new file mode 100644
index 00000000000..10ec04f2ad3
--- /dev/null
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-39.c
@@ -0,0 +1,75 @@
+/* { dg-do run { target { riscv_v } } } */
+/* { dg-additional-options "-std=c99" } */
+
+#include "vec_sat_arith.h"
+
+#define T                  uint32_t
+#define N                  16
+#define RUN_VEC_SAT_BINARY RUN_VEC_SAT_U_SUB_FMT_10
+
+DEF_VEC_SAT_U_SUB_FMT_10(T)
+
+T test_data[][3][N] = {
+  {
+    {
+      0, 0, 4, 0,
+      0, 0, 4, 0,
+      0, 0, 4, 0,
+      0, 0, 4, 0,
+    }, /* arg_0 */
+    {
+      0, 1, 2, 3,
+      0, 1, 2, 3,
+      0, 1, 2, 3,
+      0, 1, 2, 3,
+    }, /* arg_1 */
+    {
+      0, 0, 2, 0,
+      0, 0, 2, 0,
+      0, 0, 2, 0,
+      0, 0, 2, 0,
+    }, /* expect */
+  },
+  {
+    {
+      4294967295, 4294967295, 4294967295, 4294967295,
+      4294967295, 4294967295, 4294967295, 4294967295,
+      4294967295, 4294967295, 4294967295, 4294967295,
+      4294967295, 4294967295, 4294967295, 4294967295,
+    },
+    {
+      1294967295, 2294967295, 3294967295, 4294967295,
+      1294967295, 2294967295, 3294967295, 4294967295,
+      1294967295, 2294967295, 3294967295, 4294967295,
+      1294967295, 2294967295, 3294967295, 4294967295,
+    },
+    {
+      3000000000, 2000000000, 1000000000,          0,
+      3000000000, 2000000000, 1000000000,          0,
+      3000000000, 2000000000, 1000000000,          0,
+      3000000000, 2000000000, 1000000000,          0,
+    },
+  },
+  {
+    {
+              0,          0,          9,          0,
+              1, 4294967295,          3,          0,
+              1,          2,          3,          4,
+              5, 4294967294, 4294967295, 4294967295,
+    },
+    {
+              0,          1,          1, 4294967294,
+              1,          2, 4294967294, 4294967295,
+              1, 4294967295, 4294967295,          1,
+              1, 4294967295, 4294967290,          9,
+    },
+    {
+              0,          0,          8,          0,
+              0, 4294967293,          0,          0,
+              0,          0,          0,          3,
+              4,          0,          5, 4294967286,
+    },
+  },
+};
+
+#include "vec_sat_binary.h"
diff --git 
a/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-40.c 
b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-40.c
new file mode 100644
index 00000000000..f6a1277225a
--- /dev/null
+++ b/gcc/testsuite/gcc.target/riscv/rvv/autovec/binop/vec_sat_u_sub-run-40.c
@@ -0,0 +1,75 @@
+/* { dg-do run { target { riscv_v } } } */
+/* { dg-additional-options "-std=c99" } */
+
+#include "vec_sat_arith.h"
+
+#define T                  uint64_t
+#define N                  16
+#define RUN_VEC_SAT_BINARY RUN_VEC_SAT_U_SUB_FMT_10
+
+DEF_VEC_SAT_U_SUB_FMT_10(T)
+
+T test_data[][3][N] = {
+  {
+    {
+      0, 9, 0, 0,
+      0, 9, 0, 0,
+      0, 9, 0, 0,
+      0, 9, 0, 0,
+    }, /* arg_0 */
+    {
+      0, 2, 3, 1,
+      0, 2, 3, 1,
+      0, 2, 3, 1,
+      0, 2, 3, 1,
+    }, /* arg_1 */
+    {
+      0, 7, 0, 0,
+      0, 7, 0, 0,
+      0, 7, 0, 0,
+      0, 7, 0, 0,
+    }, /* expect */
+  },
+  {
+    {
+      18446744073709551615u, 18446744073709551615u, 18446744073709551615u, 
18446744073709551615u,
+      18446744073709551615u, 18446744073709551615u, 18446744073709551615u, 
18446744073709551615u,
+      18446744073709551615u, 18446744073709551615u, 18446744073709551615u, 
18446744073709551615u,
+      18446744073709551615u, 18446744073709551615u, 18446744073709551615u, 
18446744073709551615u,
+    },
+    {
+      10446744073709551615u, 11446744073709551615u, 12446744073709551615u, 
18446744073709551615u,
+      10446744073709551615u, 11446744073709551615u, 12446744073709551615u, 
18446744073709551615u,
+      10446744073709551615u, 11446744073709551615u, 12446744073709551615u, 
18446744073709551615u,
+      10446744073709551615u, 11446744073709551615u, 12446744073709551615u, 
18446744073709551615u,
+    },
+    {
+       8000000000000000000u,  7000000000000000000u,  6000000000000000000u,     
               0u,
+       8000000000000000000u,  7000000000000000000u,  6000000000000000000u,     
               0u,
+       8000000000000000000u,  7000000000000000000u,  6000000000000000000u,     
               0u,
+       8000000000000000000u,  7000000000000000000u,  6000000000000000000u,     
               0u,
+    },
+  },
+  {
+    {
+                         0, 18446744073709551615u,                     1,      
               0,
+                         1, 18446744073709551615u,                     3,      
               0,
+                         1, 18446744073709551614u,                     3,      
               4,
+                         5, 18446744073709551614u, 18446744073709551615u,      
               9,
+    },
+    {
+                         0,                     1,                     1, 
18446744073709551614u,
+      18446744073709551614u, 18446744073709551614u, 18446744073709551614u, 
18446744073709551615u,
+      18446744073709551615u, 18446744073709551615u, 18446744073709551615u, 
18446744073709551615u,
+      18446744073709551615u, 18446744073709551615u, 18446744073709551615u,     
                1,
+    },
+    {
+                         0, 18446744073709551614u,                     0,      
               0,
+                         0,                     1,                     0,      
               0,
+                         0,                     0,                     0,      
               0,
+                         0,                     0,                     0,      
               8,
+    },
+  },
+};
+
+#include "vec_sat_binary.h"

Reply via email to