Add bindings documentation for the SM7635 Graphics Clock Controller.

Signed-off-by: Luca Weiss <luca.we...@fairphone.com>
---
 .../bindings/clock/qcom,sm8450-gpucc.yaml          |  2 +
 include/dt-bindings/clock/qcom,sm7635-gpucc.h      | 56 ++++++++++++++++++++++
 2 files changed, 58 insertions(+)

diff --git a/Documentation/devicetree/bindings/clock/qcom,sm8450-gpucc.yaml 
b/Documentation/devicetree/bindings/clock/qcom,sm8450-gpucc.yaml
index 
02968632fb3af34d6b3983a6a24aa742db1d59b1..26a27602c14669cb8473002e816d1e553423c88e
 100644
--- a/Documentation/devicetree/bindings/clock/qcom,sm8450-gpucc.yaml
+++ b/Documentation/devicetree/bindings/clock/qcom,sm8450-gpucc.yaml
@@ -16,6 +16,7 @@ description: |
   See also::
     include/dt-bindings/clock/qcom,sar2130p-gpucc.h
     include/dt-bindings/clock/qcom,sm4450-gpucc.h
+    include/dt-bindings/clock/qcom,sm7635-gpucc.h
     include/dt-bindings/clock/qcom,sm8450-gpucc.h
     include/dt-bindings/clock/qcom,sm8550-gpucc.h
     include/dt-bindings/reset/qcom,sm8450-gpucc.h
@@ -27,6 +28,7 @@ properties:
     enum:
       - qcom,sar2130p-gpucc
       - qcom,sm4450-gpucc
+      - qcom,sm7635-gpucc
       - qcom,sm8450-gpucc
       - qcom,sm8475-gpucc
       - qcom,sm8550-gpucc
diff --git a/include/dt-bindings/clock/qcom,sm7635-gpucc.h 
b/include/dt-bindings/clock/qcom,sm7635-gpucc.h
new file mode 100644
index 
0000000000000000000000000000000000000000..804ceac32bfc0399c5c759c865e54fcf04834c75
--- /dev/null
+++ b/include/dt-bindings/clock/qcom,sm7635-gpucc.h
@@ -0,0 +1,56 @@
+/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
+/*
+ * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
+ * Copyright (c) 2025, Luca Weiss <luca.we...@fairphone.com>
+ */
+
+#ifndef _DT_BINDINGS_CLK_QCOM_GPU_CC_SM7635_H
+#define _DT_BINDINGS_CLK_QCOM_GPU_CC_SM7635_H
+
+/* GPU_CC clocks */
+#define GPU_CC_PLL0                                            0
+#define GPU_CC_PLL0_OUT_EVEN                                   1
+#define GPU_CC_AHB_CLK                                         2
+#define GPU_CC_CB_CLK                                          3
+#define GPU_CC_CX_ACCU_SHIFT_CLK                               4
+#define GPU_CC_CX_FF_CLK                                       5
+#define GPU_CC_CX_GMU_CLK                                      6
+#define GPU_CC_CXO_AON_CLK                                     7
+#define GPU_CC_CXO_CLK                                         8
+#define GPU_CC_DEMET_CLK                                       9
+#define GPU_CC_DEMET_DIV_CLK_SRC                               10
+#define GPU_CC_DPM_CLK                                         11
+#define GPU_CC_FF_CLK_SRC                                      12
+#define GPU_CC_FREQ_MEASURE_CLK                                        13
+#define GPU_CC_GMU_CLK_SRC                                     14
+#define GPU_CC_GX_ACCU_SHIFT_CLK                               15
+#define GPU_CC_GX_ACD_AHB_FF_CLK                               16
+#define GPU_CC_GX_AHB_FF_CLK                                   17
+#define GPU_CC_GX_GMU_CLK                                      18
+#define GPU_CC_GX_RCG_AHB_FF_CLK                               19
+#define GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK                         20
+#define GPU_CC_HUB_AON_CLK                                     21
+#define GPU_CC_HUB_CLK_SRC                                     22
+#define GPU_CC_HUB_CX_INT_CLK                                  23
+#define GPU_CC_HUB_DIV_CLK_SRC                                 24
+#define GPU_CC_MEMNOC_GFX_CLK                                  25
+#define GPU_CC_RSCC_HUB_AON_CLK                                        26
+#define GPU_CC_RSCC_XO_AON_CLK                                 27
+#define GPU_CC_SLEEP_CLK                                       28
+#define GPU_CC_XO_CLK_SRC                                      29
+#define GPU_CC_XO_DIV_CLK_SRC                                  30
+
+/* GPU_CC resets */
+#define GPU_CC_CB_BCR                                          0
+#define GPU_CC_CX_BCR                                          1
+#define GPU_CC_FAST_HUB_BCR                                    2
+#define GPU_CC_FF_BCR                                          3
+#define GPU_CC_GMU_BCR                                         4
+#define GPU_CC_GX_BCR                                          5
+#define GPU_CC_RBCPR_BCR                                       6
+#define GPU_CC_XO_BCR                                          7
+
+/* GPU_CC power domains */
+#define GPU_CC_CX_GDSC                                         0
+
+#endif

-- 
2.50.0


Reply via email to