The function populates the list of reserved regions with the
PCI host bridge windows and the MSI IOVA range.

At the moment an arbitray MSI IOVA window is set at 0x8000000
of size 1MB.

Signed-off-by: Eric Auger <eric.au...@redhat.com>
---
 drivers/iommu/arm-smmu.c | 63 ++++++++++++++++++++++++++++++++++++++++++++++++
 1 file changed, 63 insertions(+)

diff --git a/drivers/iommu/arm-smmu.c b/drivers/iommu/arm-smmu.c
index c841eb7..9d1db19 100644
--- a/drivers/iommu/arm-smmu.c
+++ b/drivers/iommu/arm-smmu.c
@@ -1533,6 +1533,68 @@ static int arm_smmu_of_xlate(struct device *dev, struct 
of_phandle_args *args)
        return iommu_fwspec_add_ids(dev, &fwid, 1);
 }
 
+static int add_pci_window_reserved_regions(struct iommu_domain *domain,
+                                          struct pci_dev *dev)
+{
+       struct pci_host_bridge *bridge = pci_find_host_bridge(dev->bus);
+       struct iommu_reserved_region *region;
+       struct resource_entry *window;
+       phys_addr_t start;
+       size_t length;
+
+       resource_list_for_each_entry(window, &bridge->windows) {
+               if (resource_type(window->res) != IORESOURCE_MEM &&
+                   resource_type(window->res) != IORESOURCE_IO)
+                       continue;
+
+               start = window->res->start - window->offset;
+               length = window->res->end - window->res->start + 1;
+
+               iommu_reserved_region_for_each(region, domain) {
+                       if (region->start == start && region->length == length)
+                               continue;
+               }
+               region = kzalloc(sizeof(*region), GFP_KERNEL);
+               if (!region)
+                       return -ENOMEM;
+
+               region->start = start;
+               region->length = length;
+
+               list_add_tail(&region->list, &domain->reserved_regions);
+       }
+       return 0;
+}
+
+static int arm_smmu_add_reserved_regions(struct iommu_domain *domain,
+                                        struct device *device)
+{
+       struct iommu_reserved_region *region;
+       int ret = 0;
+
+       /* An arbitrary 1MB region starting at 0x8000000 is reserved for MSIs */
+       if (!domain->iova_cookie) {
+
+               region = kzalloc(sizeof(*region), GFP_KERNEL);
+               if (!region)
+                       return -ENOMEM;
+
+               region->start = 0x8000000;
+               region->length = 0x100000;
+               list_add_tail(&region->list, &domain->reserved_regions);
+
+               ret = iommu_get_dma_msi_region_cookie(domain,
+                                               region->start, region->length);
+               if (ret)
+                       return ret;
+       }
+
+       if (dev_is_pci(device))
+               ret =  add_pci_window_reserved_regions(domain,
+                                                      to_pci_dev(device));
+       return ret;
+}
+
 static struct iommu_ops arm_smmu_ops = {
        .capable                = arm_smmu_capable,
        .domain_alloc           = arm_smmu_domain_alloc,
@@ -1548,6 +1610,7 @@ static int arm_smmu_of_xlate(struct device *dev, struct 
of_phandle_args *args)
        .domain_get_attr        = arm_smmu_domain_get_attr,
        .domain_set_attr        = arm_smmu_domain_set_attr,
        .of_xlate               = arm_smmu_of_xlate,
+       .add_reserved_regions   = arm_smmu_add_reserved_regions,
        .pgsize_bitmap          = -1UL, /* Restricted during device attach */
 };
 
-- 
1.9.1

Reply via email to