Re: [Qemu-devel] [PATCH 2/3] target-mips: Misaligned Memory Accesses for R6

2015-05-01 Thread Peter Maydell
On 1 May 2015 at 16:24, Yongbok Kim wrote: > Release 6 requires misaligned memory access support for all ordinary memory > access instructions (for example, LW/SW, LWC1/SWC1). > However misaligned support is not provided for certain special memory accesses > such as atomics (for example, LL/SC). >

[Qemu-devel] [PATCH 2/3] target-mips: Misaligned Memory Accesses for R6

2015-05-01 Thread Yongbok Kim
Release 6 requires misaligned memory access support for all ordinary memory access instructions (for example, LW/SW, LWC1/SWC1). However misaligned support is not provided for certain special memory accesses such as atomics (for example, LL/SC). In the mips_cpu_do_unaligned_access() callback, if i