Author: manu
Date: Fri Jan 11 09:20:18 2019
New Revision: 342935
URL: https://svnweb.freebsd.org/changeset/base/342935

Log:
  Import DTS includes from 4.19
  This was missed in r340337
  
  MFC after:    3 days

Added:
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/actions,s700-cmu.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/axg-audio-clkc.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/maxim,max9485.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/px30-cru.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/qcom,dispcc-sdm845.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/r9a06g032-sysctrl.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/rk3399-ddr.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/sun8i-tcon-top.h
  head/sys/gnu/dts/include/dt-bindings/dma/jz4780-dma.h   (contents, props 
changed)
  head/sys/gnu/dts/include/dt-bindings/gce/
     - copied from r340335, vendor/device-tree/dist/include/dt-bindings/gce/
  head/sys/gnu/dts/include/dt-bindings/genpd/
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/iio/adc/at91-sama5d2_adc.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/memory/mt2712-larb-port.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/regulator/qcom,rpmh-regulator.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/reset/amlogic,meson-axg-audio-arb.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/reset/qcom,sdm845-aoss.h
     - copied unchanged from r340335, 
vendor/device-tree/dist/include/dt-bindings/soc/qcom,rpmh-rsc.h
  head/sys/gnu/dts/include/dt-bindings/usb/
     - copied from r340335, vendor/device-tree/dist/include/dt-bindings/usb/
Directory Properties:
  head/sys/gnu/dts/include/dt-bindings/clock/actions,s700-cmu.h   (props 
changed)
  head/sys/gnu/dts/include/dt-bindings/clock/axg-audio-clkc.h   (props changed)
  head/sys/gnu/dts/include/dt-bindings/clock/maxim,max9485.h   (props changed)
  head/sys/gnu/dts/include/dt-bindings/clock/px30-cru.h   (props changed)
  head/sys/gnu/dts/include/dt-bindings/clock/qcom,dispcc-sdm845.h   (props 
changed)
  head/sys/gnu/dts/include/dt-bindings/clock/r9a06g032-sysctrl.h   (props 
changed)
  head/sys/gnu/dts/include/dt-bindings/clock/rk3399-ddr.h   (props changed)
  head/sys/gnu/dts/include/dt-bindings/clock/sun8i-tcon-top.h   (props changed)
  head/sys/gnu/dts/include/dt-bindings/iio/adc/at91-sama5d2_adc.h   (props 
changed)
  head/sys/gnu/dts/include/dt-bindings/memory/mt2712-larb-port.h   (props 
changed)
  head/sys/gnu/dts/include/dt-bindings/regulator/qcom,rpmh-regulator.h   (props 
changed)
  head/sys/gnu/dts/include/dt-bindings/reset/amlogic,meson-axg-audio-arb.h   
(props changed)
  head/sys/gnu/dts/include/dt-bindings/reset/qcom,sdm845-aoss.h   (props 
changed)
  head/sys/gnu/dts/include/dt-bindings/soc/qcom,rpmh-rsc.h   (props changed)
Deleted:
  head/sys/gnu/dts/include/dt-bindings/clock/exynos5440.h
Modified:
  head/sys/gnu/dts/include/dt-bindings/bus/ti-sysc.h
  head/sys/gnu/dts/include/dt-bindings/clock/aspeed-clock.h
  head/sys/gnu/dts/include/dt-bindings/clock/axg-clkc.h
  head/sys/gnu/dts/include/dt-bindings/clock/dra7.h
  head/sys/gnu/dts/include/dt-bindings/clock/gxbb-clkc.h
  head/sys/gnu/dts/include/dt-bindings/clock/imx6sll-clock.h
  head/sys/gnu/dts/include/dt-bindings/clock/imx6ul-clock.h
  head/sys/gnu/dts/include/dt-bindings/clock/pxa-clock.h
  head/sys/gnu/dts/include/dt-bindings/clock/qcom,gcc-sdm845.h
  head/sys/gnu/dts/include/dt-bindings/clock/sun8i-r40-ccu.h
  head/sys/gnu/dts/include/dt-bindings/pinctrl/at91.h
  head/sys/gnu/dts/include/dt-bindings/pinctrl/samsung.h
  head/sys/gnu/dts/include/dt-bindings/regulator/maxim,max77802.h
Directory Properties:
  head/sys/gnu/dts/include/   (props changed)
  head/sys/gnu/dts/include/dt-bindings/gce/mt8173-gce.h   (props changed)
  head/sys/gnu/dts/include/dt-bindings/usb/pd.h   (props changed)

Modified: head/sys/gnu/dts/include/dt-bindings/bus/ti-sysc.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/bus/ti-sysc.h  Fri Jan 11 08:35:49 
2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/bus/ti-sysc.h  Fri Jan 11 09:20:18 
2019        (r342935)
@@ -15,6 +15,8 @@
 /* SmartReflex sysc found on 36xx and later */
 #define SYSC_OMAP3_SR_ENAWAKEUP                (1 << 26)
 
+#define SYSC_DRA7_MCAN_ENAWAKEUP       (1 << 4)
+
 /* SYSCONFIG STANDBYMODE/MIDLEMODE/SIDLEMODE supported by hardware */
 #define SYSC_IDLE_FORCE                        0
 #define SYSC_IDLE_NO                   1

Copied: head/sys/gnu/dts/include/dt-bindings/clock/actions,s700-cmu.h (from 
r340335, vendor/device-tree/dist/include/dt-bindings/clock/actions,s700-cmu.h)
==============================================================================
--- /dev/null   00:00:00 1970   (empty, because file is newly added)
+++ head/sys/gnu/dts/include/dt-bindings/clock/actions,s700-cmu.h       Fri Jan 
11 09:20:18 2019        (r342935, copy of r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/actions,s700-cmu.h)
@@ -0,0 +1,118 @@
+/* SPDX-License-Identifier: GPL-2.0
+ *
+ * Device Tree binding constants for Actions Semi S700 Clock Management Unit
+ *
+ * Copyright (c) 2014 Actions Semi Inc.
+ * Author: David Liu <liu...@actions-semi.com>
+ *
+ * Author: Pathiban Nallathambi <p...@denx.de>
+ * Author: Saravanan Sekar <sravanh...@gmail.com>
+ */
+
+#ifndef __DT_BINDINGS_CLOCK_S700_H
+#define __DT_BINDINGS_CLOCK_S700_H
+
+#define CLK_NONE                       0
+
+/* pll clocks */
+#define CLK_CORE_PLL                   1
+#define CLK_DEV_PLL                    2
+#define CLK_DDR_PLL                    3
+#define CLK_NAND_PLL                   4
+#define CLK_DISPLAY_PLL                        5
+#define CLK_TVOUT_PLL                  6
+#define CLK_CVBS_PLL                   7
+#define CLK_AUDIO_PLL                  8
+#define CLK_ETHERNET_PLL               9
+
+/* system clock */
+#define CLK_CPU                                10
+#define CLK_DEV                                11
+#define CLK_AHB                                12
+#define CLK_APB                                13
+#define CLK_DMAC                       14
+#define CLK_NOC0_CLK_MUX               15
+#define CLK_NOC1_CLK_MUX               16
+#define CLK_HP_CLK_MUX                 17
+#define CLK_HP_CLK_DIV                 18
+#define CLK_NOC1_CLK_DIV               19
+#define CLK_NOC0                       20
+#define CLK_NOC1                       21
+#define CLK_SENOR_SRC                  22
+
+/* peripheral device clock */
+#define CLK_GPIO                       23
+#define CLK_TIMER                      24
+#define CLK_DSI                                25
+#define CLK_CSI                                26
+#define CLK_SI                         27
+#define CLK_DE                         28
+#define CLK_HDE                                29
+#define CLK_VDE                                30
+#define CLK_VCE                                31
+#define CLK_NAND                       32
+#define CLK_SD0                                33
+#define CLK_SD1                                34
+#define CLK_SD2                                35
+
+#define CLK_UART0                      36
+#define CLK_UART1                      37
+#define CLK_UART2                      38
+#define CLK_UART3                      39
+#define CLK_UART4                      40
+#define CLK_UART5                      41
+#define CLK_UART6                      42
+
+#define CLK_PWM0                       43
+#define CLK_PWM1                       44
+#define CLK_PWM2                       45
+#define CLK_PWM3                       46
+#define CLK_PWM4                       47
+#define CLK_PWM5                       48
+#define CLK_GPU3D                      49
+
+#define CLK_I2C0                       50
+#define CLK_I2C1                       51
+#define CLK_I2C2                       52
+#define CLK_I2C3                       53
+
+#define CLK_SPI0                       54
+#define CLK_SPI1                       55
+#define CLK_SPI2                       56
+#define CLK_SPI3                       57
+
+#define CLK_USB3_480MPLL0              58
+#define CLK_USB3_480MPHY0              59
+#define CLK_USB3_5GPHY                 60
+#define CLK_USB3_CCE                   61
+#define CLK_USB3_MAC                   62
+
+#define CLK_LCD                                63
+#define CLK_HDMI_AUDIO                 64
+#define CLK_I2SRX                      65
+#define CLK_I2STX                      66
+
+#define CLK_SENSOR0                    67
+#define CLK_SENSOR1                    68
+
+#define CLK_HDMI_DEV                   69
+
+#define CLK_ETHERNET                   70
+#define CLK_RMII_REF                   71
+
+#define CLK_USB2H0_PLLEN               72
+#define CLK_USB2H0_PHY                 73
+#define CLK_USB2H0_CCE                 74
+#define CLK_USB2H1_PLLEN               75
+#define CLK_USB2H1_PHY                 76
+#define CLK_USB2H1_CCE                 77
+
+#define CLK_TVOUT                      78
+
+#define CLK_THERMAL_SENSOR             79
+
+#define CLK_IRC_SWITCH                 80
+#define CLK_PCM1                       81
+#define CLK_NR_CLKS                    (CLK_PCM1 + 1)
+
+#endif /* __DT_BINDINGS_CLOCK_S700_H */

Modified: head/sys/gnu/dts/include/dt-bindings/clock/aspeed-clock.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/aspeed-clock.h   Fri Jan 11 
08:35:49 2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/aspeed-clock.h   Fri Jan 11 
09:20:18 2019        (r342935)
@@ -25,7 +25,7 @@
 #define ASPEED_CLK_GATE_RSACLK         19
 #define ASPEED_CLK_GATE_UART3CLK       20
 #define ASPEED_CLK_GATE_UART4CLK       21
-#define ASPEED_CLK_GATE_SDCLKCLK       22
+#define ASPEED_CLK_GATE_SDCLK          22
 #define ASPEED_CLK_GATE_LHCCLK         23
 #define ASPEED_CLK_HPLL                        24
 #define ASPEED_CLK_AHB                 25

Copied: head/sys/gnu/dts/include/dt-bindings/clock/axg-audio-clkc.h (from 
r340335, vendor/device-tree/dist/include/dt-bindings/clock/axg-audio-clkc.h)
==============================================================================
--- /dev/null   00:00:00 1970   (empty, because file is newly added)
+++ head/sys/gnu/dts/include/dt-bindings/clock/axg-audio-clkc.h Fri Jan 11 
09:20:18 2019        (r342935, copy of r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/axg-audio-clkc.h)
@@ -0,0 +1,94 @@
+/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
+/*
+ * Copyright (c) 2018 Baylibre SAS.
+ * Author: Jerome Brunet <jbru...@baylibre.com>
+ */
+
+#ifndef __AXG_AUDIO_CLKC_BINDINGS_H
+#define __AXG_AUDIO_CLKC_BINDINGS_H
+
+#define AUD_CLKID_SLV_SCLK0            9
+#define AUD_CLKID_SLV_SCLK1            10
+#define AUD_CLKID_SLV_SCLK2            11
+#define AUD_CLKID_SLV_SCLK3            12
+#define AUD_CLKID_SLV_SCLK4            13
+#define AUD_CLKID_SLV_SCLK5            14
+#define AUD_CLKID_SLV_SCLK6            15
+#define AUD_CLKID_SLV_SCLK7            16
+#define AUD_CLKID_SLV_SCLK8            17
+#define AUD_CLKID_SLV_SCLK9            18
+#define AUD_CLKID_SLV_LRCLK0           19
+#define AUD_CLKID_SLV_LRCLK1           20
+#define AUD_CLKID_SLV_LRCLK2           21
+#define AUD_CLKID_SLV_LRCLK3           22
+#define AUD_CLKID_SLV_LRCLK4           23
+#define AUD_CLKID_SLV_LRCLK5           24
+#define AUD_CLKID_SLV_LRCLK6           25
+#define AUD_CLKID_SLV_LRCLK7           26
+#define AUD_CLKID_SLV_LRCLK8           27
+#define AUD_CLKID_SLV_LRCLK9           28
+#define AUD_CLKID_DDR_ARB              29
+#define AUD_CLKID_PDM                  30
+#define AUD_CLKID_TDMIN_A              31
+#define AUD_CLKID_TDMIN_B              32
+#define AUD_CLKID_TDMIN_C              33
+#define AUD_CLKID_TDMIN_LB             34
+#define AUD_CLKID_TDMOUT_A             35
+#define AUD_CLKID_TDMOUT_B             36
+#define AUD_CLKID_TDMOUT_C             37
+#define AUD_CLKID_FRDDR_A              38
+#define AUD_CLKID_FRDDR_B              39
+#define AUD_CLKID_FRDDR_C              40
+#define AUD_CLKID_TODDR_A              41
+#define AUD_CLKID_TODDR_B              42
+#define AUD_CLKID_TODDR_C              43
+#define AUD_CLKID_LOOPBACK             44
+#define AUD_CLKID_SPDIFIN              45
+#define AUD_CLKID_SPDIFOUT             46
+#define AUD_CLKID_RESAMPLE             47
+#define AUD_CLKID_POWER_DETECT         48
+#define AUD_CLKID_MST_A_MCLK           49
+#define AUD_CLKID_MST_B_MCLK           50
+#define AUD_CLKID_MST_C_MCLK           51
+#define AUD_CLKID_MST_D_MCLK           52
+#define AUD_CLKID_MST_E_MCLK           53
+#define AUD_CLKID_MST_F_MCLK           54
+#define AUD_CLKID_SPDIFOUT_CLK         55
+#define AUD_CLKID_SPDIFIN_CLK          56
+#define AUD_CLKID_PDM_DCLK             57
+#define AUD_CLKID_PDM_SYSCLK           58
+#define AUD_CLKID_MST_A_SCLK           79
+#define AUD_CLKID_MST_B_SCLK           80
+#define AUD_CLKID_MST_C_SCLK           81
+#define AUD_CLKID_MST_D_SCLK           82
+#define AUD_CLKID_MST_E_SCLK           83
+#define AUD_CLKID_MST_F_SCLK           84
+#define AUD_CLKID_MST_A_LRCLK          86
+#define AUD_CLKID_MST_B_LRCLK          87
+#define AUD_CLKID_MST_C_LRCLK          88
+#define AUD_CLKID_MST_D_LRCLK          89
+#define AUD_CLKID_MST_E_LRCLK          90
+#define AUD_CLKID_MST_F_LRCLK          91
+#define AUD_CLKID_TDMIN_A_SCLK_SEL     116
+#define AUD_CLKID_TDMIN_B_SCLK_SEL     117
+#define AUD_CLKID_TDMIN_C_SCLK_SEL     118
+#define AUD_CLKID_TDMIN_LB_SCLK_SEL    119
+#define AUD_CLKID_TDMOUT_A_SCLK_SEL    120
+#define AUD_CLKID_TDMOUT_B_SCLK_SEL    121
+#define AUD_CLKID_TDMOUT_C_SCLK_SEL    122
+#define AUD_CLKID_TDMIN_A_SCLK         123
+#define AUD_CLKID_TDMIN_B_SCLK         124
+#define AUD_CLKID_TDMIN_C_SCLK         125
+#define AUD_CLKID_TDMIN_LB_SCLK                126
+#define AUD_CLKID_TDMOUT_A_SCLK                127
+#define AUD_CLKID_TDMOUT_B_SCLK                128
+#define AUD_CLKID_TDMOUT_C_SCLK                129
+#define AUD_CLKID_TDMIN_A_LRCLK                130
+#define AUD_CLKID_TDMIN_B_LRCLK                131
+#define AUD_CLKID_TDMIN_C_LRCLK                132
+#define AUD_CLKID_TDMIN_LB_LRCLK       133
+#define AUD_CLKID_TDMOUT_A_LRCLK       134
+#define AUD_CLKID_TDMOUT_B_LRCLK       135
+#define AUD_CLKID_TDMOUT_C_LRCLK       136
+
+#endif /* __AXG_AUDIO_CLKC_BINDINGS_H */

Modified: head/sys/gnu/dts/include/dt-bindings/clock/axg-clkc.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/axg-clkc.h       Fri Jan 11 
08:35:49 2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/axg-clkc.h       Fri Jan 11 
09:20:18 2019        (r342935)
@@ -68,5 +68,9 @@
 #define CLKID_SD_EMMC_B_CLK0                   59
 #define CLKID_SD_EMMC_C_CLK0                   60
 #define CLKID_HIFI_PLL                         69
+#define CLKID_PCIE_CML_EN0                     79
+#define CLKID_PCIE_CML_EN1                     80
+#define CLKID_MIPI_ENABLE                      81
+#define CLKID_GEN_CLK                          84
 
 #endif /* __AXG_CLKC_H */

Modified: head/sys/gnu/dts/include/dt-bindings/clock/dra7.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/dra7.h   Fri Jan 11 08:35:49 
2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/dra7.h   Fri Jan 11 09:20:18 
2019        (r342935)
@@ -168,5 +168,6 @@
 #define DRA7_COUNTER_32K_CLKCTRL       DRA7_CLKCTRL_INDEX(0x50)
 #define DRA7_UART10_CLKCTRL    DRA7_CLKCTRL_INDEX(0x80)
 #define DRA7_DCAN1_CLKCTRL     DRA7_CLKCTRL_INDEX(0x88)
+#define DRA7_ADC_CLKCTRL       DRA7_CLKCTRL_INDEX(0xa0)
 
 #endif

Modified: head/sys/gnu/dts/include/dt-bindings/clock/gxbb-clkc.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/gxbb-clkc.h      Fri Jan 11 
08:35:49 2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/gxbb-clkc.h      Fri Jan 11 
09:20:18 2019        (r342935)
@@ -127,5 +127,6 @@
 #define CLKID_VAPB             140
 #define CLKID_VDEC_1           153
 #define CLKID_VDEC_HEVC                156
+#define CLKID_GEN_CLK          159
 
 #endif /* __GXBB_CLKC_H */

Modified: head/sys/gnu/dts/include/dt-bindings/clock/imx6sll-clock.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/imx6sll-clock.h  Fri Jan 11 
08:35:49 2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/imx6sll-clock.h  Fri Jan 11 
09:20:18 2019        (r342935)
@@ -197,6 +197,13 @@
 #define IMX6SLL_CLK_EXTERN_AUDIO_PODF   171
 #define IMX6SLL_CLK_EXTERN_AUDIO        172
 
-#define IMX6SLL_CLK_END                        173
+#define IMX6SLL_CLK_GPIO1               173
+#define IMX6SLL_CLK_GPIO2               174
+#define IMX6SLL_CLK_GPIO3               175
+#define IMX6SLL_CLK_GPIO4               176
+#define IMX6SLL_CLK_GPIO5               177
+#define IMX6SLL_CLK_GPIO6               178
+
+#define IMX6SLL_CLK_END                        179
 
 #endif /* __DT_BINDINGS_CLOCK_IMX6SLL_H */

Modified: head/sys/gnu/dts/include/dt-bindings/clock/imx6ul-clock.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/imx6ul-clock.h   Fri Jan 11 
08:35:49 2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/imx6ul-clock.h   Fri Jan 11 
09:20:18 2019        (r342935)
@@ -254,6 +254,12 @@
 #define IMX6UL_CLK_CKO2_PODF           241
 #define IMX6UL_CLK_CKO2                        242
 #define IMX6UL_CLK_CKO                 243
-#define IMX6UL_CLK_END                 244
+#define IMX6UL_CLK_GPIO1               244
+#define IMX6UL_CLK_GPIO2               245
+#define IMX6UL_CLK_GPIO3               246
+#define IMX6UL_CLK_GPIO4               247
+#define IMX6UL_CLK_GPIO5               248
+
+#define IMX6UL_CLK_END                 249
 
 #endif /* __DT_BINDINGS_CLOCK_IMX6UL_H */

Copied: head/sys/gnu/dts/include/dt-bindings/clock/maxim,max9485.h (from 
r340335, vendor/device-tree/dist/include/dt-bindings/clock/maxim,max9485.h)
==============================================================================
--- /dev/null   00:00:00 1970   (empty, because file is newly added)
+++ head/sys/gnu/dts/include/dt-bindings/clock/maxim,max9485.h  Fri Jan 11 
09:20:18 2019        (r342935, copy of r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/maxim,max9485.h)
@@ -0,0 +1,18 @@
+/*
+ * Copyright (C) 2018 Daniel Mack
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ *
+ */
+
+#ifndef __DT_BINDINGS_MAX9485_CLK_H
+#define __DT_BINDINGS_MAX9485_CLK_H
+
+#define MAX9485_MCLKOUT        0
+#define MAX9485_CLKOUT 1
+#define MAX9485_CLKOUT1        2
+#define MAX9485_CLKOUT2        3
+
+#endif /* __DT_BINDINGS_MAX9485_CLK_H */

Copied: head/sys/gnu/dts/include/dt-bindings/clock/px30-cru.h (from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/px30-cru.h)
==============================================================================
--- /dev/null   00:00:00 1970   (empty, because file is newly added)
+++ head/sys/gnu/dts/include/dt-bindings/clock/px30-cru.h       Fri Jan 11 
09:20:18 2019        (r342935, copy of r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/px30-cru.h)
@@ -0,0 +1,389 @@
+/* SPDX-License-Identifier: GPL-2.0 */
+
+#ifndef _DT_BINDINGS_CLK_ROCKCHIP_PX30_H
+#define _DT_BINDINGS_CLK_ROCKCHIP_PX30_H
+
+/* core clocks */
+#define PLL_APLL               1
+#define PLL_DPLL               2
+#define PLL_CPLL               3
+#define PLL_NPLL               4
+#define APLL_BOOST_H           5
+#define APLL_BOOST_L           6
+#define ARMCLK                 7
+
+/* sclk gates (special clocks) */
+#define USB480M                        14
+#define SCLK_PDM               15
+#define SCLK_I2S0_TX           16
+#define SCLK_I2S0_TX_OUT       17
+#define SCLK_I2S0_RX           18
+#define SCLK_I2S0_RX_OUT       19
+#define SCLK_I2S1              20
+#define SCLK_I2S1_OUT          21
+#define SCLK_I2S2              22
+#define SCLK_I2S2_OUT          23
+#define SCLK_UART1             24
+#define SCLK_UART2             25
+#define SCLK_UART3             26
+#define SCLK_UART4             27
+#define SCLK_UART5             28
+#define SCLK_I2C0              29
+#define SCLK_I2C1              30
+#define SCLK_I2C2              31
+#define SCLK_I2C3              32
+#define SCLK_I2C4              33
+#define SCLK_PWM0              34
+#define SCLK_PWM1              35
+#define SCLK_SPI0              36
+#define SCLK_SPI1              37
+#define SCLK_TIMER0            38
+#define SCLK_TIMER1            39
+#define SCLK_TIMER2            40
+#define SCLK_TIMER3            41
+#define SCLK_TIMER4            42
+#define SCLK_TIMER5            43
+#define SCLK_TSADC             44
+#define SCLK_SARADC            45
+#define SCLK_OTP               46
+#define SCLK_OTP_USR           47
+#define SCLK_CRYPTO            48
+#define SCLK_CRYPTO_APK                49
+#define SCLK_DDRC              50
+#define SCLK_ISP               51
+#define SCLK_CIF_OUT           52
+#define SCLK_RGA_CORE          53
+#define SCLK_VOPB_PWM          54
+#define SCLK_NANDC             55
+#define SCLK_SDIO              56
+#define SCLK_EMMC              57
+#define SCLK_SFC               58
+#define SCLK_SDMMC             59
+#define SCLK_OTG_ADP           60
+#define SCLK_GMAC_SRC          61
+#define SCLK_GMAC              62
+#define SCLK_GMAC_RX_TX                63
+#define SCLK_MAC_REF           64
+#define SCLK_MAC_REFOUT                65
+#define SCLK_MAC_OUT           66
+#define SCLK_SDMMC_DRV         67
+#define SCLK_SDMMC_SAMPLE      68
+#define SCLK_SDIO_DRV          69
+#define SCLK_SDIO_SAMPLE       70
+#define SCLK_EMMC_DRV          71
+#define SCLK_EMMC_SAMPLE       72
+#define SCLK_GPU               73
+#define SCLK_PVTM              74
+#define SCLK_CORE_VPU          75
+#define SCLK_GMAC_RMII         76
+#define SCLK_UART2_SRC         77
+#define SCLK_NANDC_DIV         78
+#define SCLK_NANDC_DIV50       79
+#define SCLK_SDIO_DIV          80
+#define SCLK_SDIO_DIV50                81
+#define SCLK_EMMC_DIV          82
+#define SCLK_EMMC_DIV50                83
+#define SCLK_DDRCLK            84
+#define SCLK_UART1_SRC         85
+
+/* dclk gates */
+#define DCLK_VOPB              150
+#define DCLK_VOPL              151
+
+/* aclk gates */
+#define ACLK_GPU               170
+#define ACLK_BUS_PRE           171
+#define ACLK_CRYPTO            172
+#define ACLK_VI_PRE            173
+#define ACLK_VO_PRE            174
+#define ACLK_VPU               175
+#define ACLK_PERI_PRE          176
+#define ACLK_GMAC              178
+#define ACLK_CIF               179
+#define ACLK_ISP               180
+#define ACLK_VOPB              181
+#define ACLK_VOPL              182
+#define ACLK_RGA               183
+#define ACLK_GIC               184
+#define ACLK_DCF               186
+#define ACLK_DMAC              187
+#define ACLK_BUS_SRC           188
+#define ACLK_PERI_SRC          189
+
+/* hclk gates */
+#define HCLK_BUS_PRE           240
+#define HCLK_CRYPTO            241
+#define HCLK_VI_PRE            242
+#define HCLK_VO_PRE            243
+#define HCLK_VPU               244
+#define HCLK_PERI_PRE          245
+#define HCLK_MMC_NAND          246
+#define HCLK_SDMMC             247
+#define HCLK_USB               248
+#define HCLK_CIF               249
+#define HCLK_ISP               250
+#define HCLK_VOPB              251
+#define HCLK_VOPL              252
+#define HCLK_RGA               253
+#define HCLK_NANDC             254
+#define HCLK_SDIO              255
+#define HCLK_EMMC              256
+#define HCLK_SFC               257
+#define HCLK_OTG               258
+#define HCLK_HOST              259
+#define HCLK_HOST_ARB          260
+#define HCLK_PDM               261
+#define HCLK_I2S0              262
+#define HCLK_I2S1              263
+#define HCLK_I2S2              264
+
+/* pclk gates */
+#define PCLK_BUS_PRE           320
+#define PCLK_DDR               321
+#define PCLK_VO_PRE            322
+#define PCLK_GMAC              323
+#define PCLK_MIPI_DSI          324
+#define PCLK_MIPIDSIPHY                325
+#define PCLK_MIPICSIPHY                326
+#define PCLK_USB_GRF           327
+#define PCLK_DCF               328
+#define PCLK_UART1             329
+#define PCLK_UART2             330
+#define PCLK_UART3             331
+#define PCLK_UART4             332
+#define PCLK_UART5             333
+#define PCLK_I2C0              334
+#define PCLK_I2C1              335
+#define PCLK_I2C2              336
+#define PCLK_I2C3              337
+#define PCLK_I2C4              338
+#define PCLK_PWM0              339
+#define PCLK_PWM1              340
+#define PCLK_SPI0              341
+#define PCLK_SPI1              342
+#define PCLK_SARADC            343
+#define PCLK_TSADC             344
+#define PCLK_TIMER             345
+#define PCLK_OTP_NS            346
+#define PCLK_WDT_NS            347
+#define PCLK_GPIO1             348
+#define PCLK_GPIO2             349
+#define PCLK_GPIO3             350
+#define PCLK_ISP               351
+#define PCLK_CIF               352
+#define PCLK_OTP_PHY           353
+
+#define CLK_NR_CLKS            (PCLK_OTP_PHY + 1)
+
+/* pmu-clocks indices */
+
+#define PLL_GPLL               1
+
+#define SCLK_RTC32K_PMU                4
+#define SCLK_WIFI_PMU          5
+#define SCLK_UART0_PMU         6
+#define SCLK_PVTM_PMU          7
+#define PCLK_PMU_PRE           8
+#define SCLK_REF24M_PMU                9
+#define SCLK_USBPHY_REF                10
+#define SCLK_MIPIDSIPHY_REF    11
+
+#define XIN24M_DIV             12
+
+#define PCLK_GPIO0_PMU         20
+#define PCLK_UART0_PMU         21
+
+#define CLKPMU_NR_CLKS         (PCLK_UART0_PMU + 1)
+
+/* soft-reset indices */
+#define SRST_CORE0_PO          0
+#define SRST_CORE1_PO          1
+#define SRST_CORE2_PO          2
+#define SRST_CORE3_PO          3
+#define SRST_CORE0             4
+#define SRST_CORE1             5
+#define SRST_CORE2             6
+#define SRST_CORE3             7
+#define SRST_CORE0_DBG         8
+#define SRST_CORE1_DBG         9
+#define SRST_CORE2_DBG         10
+#define SRST_CORE3_DBG         11
+#define SRST_TOPDBG            12
+#define SRST_CORE_NOC          13
+#define SRST_STRC_A            14
+#define SRST_L2C               15
+
+#define SRST_DAP               16
+#define SRST_CORE_PVTM         17
+#define SRST_GPU               18
+#define SRST_GPU_NIU           19
+#define SRST_UPCTL2            20
+#define SRST_UPCTL2_A          21
+#define SRST_UPCTL2_P          22
+#define SRST_MSCH              23
+#define SRST_MSCH_P            24
+#define SRST_DDRMON_P          25
+#define SRST_DDRSTDBY_P                26
+#define SRST_DDRSTDBY          27
+#define SRST_DDRGRF_p          28
+#define SRST_AXI_SPLIT_A       29
+#define SRST_AXI_CMD_A         30
+#define SRST_AXI_CMD_P         31
+
+#define SRST_DDRPHY            32
+#define SRST_DDRPHYDIV         33
+#define SRST_DDRPHY_P          34
+#define SRST_VPU_A             36
+#define SRST_VPU_NIU_A         37
+#define SRST_VPU_H             38
+#define SRST_VPU_NIU_H         39
+#define SRST_VI_NIU_A          40
+#define SRST_VI_NIU_H          41
+#define SRST_ISP_H             42
+#define SRST_ISP               43
+#define SRST_CIF_A             44
+#define SRST_CIF_H             45
+#define SRST_CIF_PCLKIN                46
+#define SRST_MIPICSIPHY_P      47
+
+#define SRST_VO_NIU_A          48
+#define SRST_VO_NIU_H          49
+#define SRST_VO_NIU_P          50
+#define SRST_VOPB_A            51
+#define SRST_VOPB_H            52
+#define SRST_VOPB              53
+#define SRST_PWM_VOPB          54
+#define SRST_VOPL_A            55
+#define SRST_VOPL_H            56
+#define SRST_VOPL              57
+#define SRST_RGA_A             58
+#define SRST_RGA_H             59
+#define SRST_RGA               60
+#define SRST_MIPIDSI_HOST_P    61
+#define SRST_MIPIDSIPHY_P      62
+#define SRST_VPU_CORE          63
+
+#define SRST_PERI_NIU_A                64
+#define SRST_USB_NIU_H         65
+#define SRST_USB2OTG_H         66
+#define SRST_USB2OTG           67
+#define SRST_USB2OTG_ADP       68
+#define SRST_USB2HOST_H                69
+#define SRST_USB2HOST_ARB_H    70
+#define SRST_USB2HOST_AUX_H    71
+#define SRST_USB2HOST_EHCI     72
+#define SRST_USB2HOST          73
+#define SRST_USBPHYPOR         74
+#define SRST_USBPHY_OTG_PORT   75
+#define SRST_USBPHY_HOST_PORT  76
+#define SRST_USBPHY_GRF                77
+#define SRST_CPU_BOOST_P       78
+#define SRST_CPU_BOOST         79
+
+#define SRST_MMC_NAND_NIU_H    80
+#define SRST_SDIO_H            81
+#define SRST_EMMC_H            82
+#define SRST_SFC_H             83
+#define SRST_SFC               84
+#define SRST_SDCARD_NIU_H      85
+#define SRST_SDMMC_H           86
+#define SRST_NANDC_H           89
+#define SRST_NANDC             90
+#define SRST_GMAC_NIU_A                92
+#define SRST_GMAC_NIU_P                93
+#define SRST_GMAC_A            94
+
+#define SRST_PMU_NIU_P         96
+#define SRST_PMU_SGRF_P                97
+#define SRST_PMU_GRF_P         98
+#define SRST_PMU               99
+#define SRST_PMU_MEM_P         100
+#define SRST_PMU_GPIO0_P       101
+#define SRST_PMU_UART0_P       102
+#define SRST_PMU_CRU_P         103
+#define SRST_PMU_PVTM          104
+#define SRST_PMU_UART          105
+#define SRST_PMU_NIU_H         106
+#define SRST_PMU_DDR_FAIL_SAVE 107
+#define SRST_PMU_CORE_PERF_A   108
+#define SRST_PMU_CORE_GRF_P    109
+#define SRST_PMU_GPU_PERF_A    110
+#define SRST_PMU_GPU_GRF_P     111
+
+#define SRST_CRYPTO_NIU_A      112
+#define SRST_CRYPTO_NIU_H      113
+#define SRST_CRYPTO_A          114
+#define SRST_CRYPTO_H          115
+#define SRST_CRYPTO            116
+#define SRST_CRYPTO_APK                117
+#define SRST_BUS_NIU_H         120
+#define SRST_USB_NIU_P         121
+#define SRST_BUS_TOP_NIU_P     122
+#define SRST_INTMEM_A          123
+#define SRST_GIC_A             124
+#define SRST_ROM_H             126
+#define SRST_DCF_A             127
+
+#define SRST_DCF_P             128
+#define SRST_PDM_H             129
+#define SRST_PDM               130
+#define SRST_I2S0_H            131
+#define SRST_I2S0_TX           132
+#define SRST_I2S1_H            133
+#define SRST_I2S1              134
+#define SRST_I2S2_H            135
+#define SRST_I2S2              136
+#define SRST_UART1_P           137
+#define SRST_UART1             138
+#define SRST_UART2_P           139
+#define SRST_UART2             140
+#define SRST_UART3_P           141
+#define SRST_UART3             142
+#define SRST_UART4_P           143
+
+#define SRST_UART4             144
+#define SRST_UART5_P           145
+#define SRST_UART5             146
+#define SRST_I2C0_P            147
+#define SRST_I2C0              148
+#define SRST_I2C1_P            149
+#define SRST_I2C1              150
+#define SRST_I2C2_P            151
+#define SRST_I2C2              152
+#define SRST_I2C3_P            153
+#define SRST_I2C3              154
+#define SRST_PWM0_P            157
+#define SRST_PWM0              158
+#define SRST_PWM1_P            159
+
+#define SRST_PWM1              160
+#define SRST_SPI0_P            161
+#define SRST_SPI0              162
+#define SRST_SPI1_P            163
+#define SRST_SPI1              164
+#define SRST_SARADC_P          165
+#define SRST_SARADC            166
+#define SRST_TSADC_P           167
+#define SRST_TSADC             168
+#define SRST_TIMER_P           169
+#define SRST_TIMER0            170
+#define SRST_TIMER1            171
+#define SRST_TIMER2            172
+#define SRST_TIMER3            173
+#define SRST_TIMER4            174
+#define SRST_TIMER5            175
+
+#define SRST_OTP_NS_P          176
+#define SRST_OTP_NS_SBPI       177
+#define SRST_OTP_NS_USR                178
+#define SRST_OTP_PHY_P         179
+#define SRST_OTP_PHY           180
+#define SRST_WDT_NS_P          181
+#define SRST_GPIO1_P           182
+#define SRST_GPIO2_P           183
+#define SRST_GPIO3_P           184
+#define SRST_SGRF_P            185
+#define SRST_GRF_P             186
+#define SRST_I2S0_RX           191
+
+#endif

Modified: head/sys/gnu/dts/include/dt-bindings/clock/pxa-clock.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/pxa-clock.h      Fri Jan 11 
08:35:49 2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/pxa-clock.h      Fri Jan 11 
09:20:18 2019        (r342935)
@@ -72,6 +72,7 @@
 #define CLK_USIM 58
 #define CLK_USIM1 59
 #define CLK_USMI0 60
-#define CLK_MAX 61
+#define CLK_OSC32k768 61
+#define CLK_MAX 62
 
 #endif

Copied: head/sys/gnu/dts/include/dt-bindings/clock/qcom,dispcc-sdm845.h (from 
r340335, vendor/device-tree/dist/include/dt-bindings/clock/qcom,dispcc-sdm845.h)
==============================================================================
--- /dev/null   00:00:00 1970   (empty, because file is newly added)
+++ head/sys/gnu/dts/include/dt-bindings/clock/qcom,dispcc-sdm845.h     Fri Jan 
11 09:20:18 2019        (r342935, copy of r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/qcom,dispcc-sdm845.h)
@@ -0,0 +1,45 @@
+/* SPDX-License-Identifier: GPL-2.0 */
+/*
+ * Copyright (c) 2018, The Linux Foundation. All rights reserved.
+ */
+
+#ifndef _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
+#define _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
+
+/* DISP_CC clock registers */
+#define DISP_CC_MDSS_AHB_CLK                                   0
+#define DISP_CC_MDSS_AXI_CLK                                   1
+#define DISP_CC_MDSS_BYTE0_CLK                                 2
+#define DISP_CC_MDSS_BYTE0_CLK_SRC                             3
+#define DISP_CC_MDSS_BYTE0_INTF_CLK                            4
+#define DISP_CC_MDSS_BYTE1_CLK                                 5
+#define DISP_CC_MDSS_BYTE1_CLK_SRC                             6
+#define DISP_CC_MDSS_BYTE1_INTF_CLK                            7
+#define DISP_CC_MDSS_ESC0_CLK                                  8
+#define DISP_CC_MDSS_ESC0_CLK_SRC                              9
+#define DISP_CC_MDSS_ESC1_CLK                                  10
+#define DISP_CC_MDSS_ESC1_CLK_SRC                              11
+#define DISP_CC_MDSS_MDP_CLK                                   12
+#define DISP_CC_MDSS_MDP_CLK_SRC                               13
+#define DISP_CC_MDSS_MDP_LUT_CLK                               14
+#define DISP_CC_MDSS_PCLK0_CLK                                 15
+#define DISP_CC_MDSS_PCLK0_CLK_SRC                             16
+#define DISP_CC_MDSS_PCLK1_CLK                                 17
+#define DISP_CC_MDSS_PCLK1_CLK_SRC                             18
+#define DISP_CC_MDSS_ROT_CLK                                   19
+#define DISP_CC_MDSS_ROT_CLK_SRC                               20
+#define DISP_CC_MDSS_RSCC_AHB_CLK                              21
+#define DISP_CC_MDSS_RSCC_VSYNC_CLK                            22
+#define DISP_CC_MDSS_VSYNC_CLK                                 23
+#define DISP_CC_MDSS_VSYNC_CLK_SRC                             24
+#define DISP_CC_PLL0                                           25
+#define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC                         26
+#define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC                         27
+
+/* DISP_CC Reset */
+#define DISP_CC_MDSS_RSCC_BCR                                  0
+
+/* DISP_CC GDSCR */
+#define MDSS_GDSC                                              0
+
+#endif

Modified: head/sys/gnu/dts/include/dt-bindings/clock/qcom,gcc-sdm845.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/qcom,gcc-sdm845.h        Fri Jan 
11 08:35:49 2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/qcom,gcc-sdm845.h        Fri Jan 
11 09:20:18 2019        (r342935)
@@ -192,6 +192,8 @@
 #define GCC_VS_CTRL_CLK_SRC                                    182
 #define GCC_VSENSOR_CLK_SRC                                    183
 #define GPLL4                                                  184
+#define GCC_CPUSS_DVM_BUS_CLK                                  185
+#define GCC_CPUSS_GNOC_CLK                                     186
 
 /* GCC Resets */
 #define GCC_MMSS_BCR                                           0

Copied: head/sys/gnu/dts/include/dt-bindings/clock/r9a06g032-sysctrl.h (from 
r340335, vendor/device-tree/dist/include/dt-bindings/clock/r9a06g032-sysctrl.h)
==============================================================================
--- /dev/null   00:00:00 1970   (empty, because file is newly added)
+++ head/sys/gnu/dts/include/dt-bindings/clock/r9a06g032-sysctrl.h      Fri Jan 
11 09:20:18 2019        (r342935, copy of r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/r9a06g032-sysctrl.h)
@@ -0,0 +1,148 @@
+/* SPDX-License-Identifier: GPL-2.0 */
+/*
+ * R9A06G032 sysctrl IDs
+ *
+ * Copyright (C) 2018 Renesas Electronics Europe Limited
+ *
+ * Michel Pollet <michel.pol...@bp.renesas.com>, <buser...@gmail.com>
+ */
+
+#ifndef __DT_BINDINGS_R9A06G032_SYSCTRL_H__
+#define __DT_BINDINGS_R9A06G032_SYSCTRL_H__
+
+#define R9A06G032_CLK_PLL_USB          1
+#define R9A06G032_CLK_48               1       /* AKA CLK_PLL_USB */
+#define R9A06G032_MSEBIS_CLK           3       /* AKA CLKOUT_D16 */
+#define R9A06G032_MSEBIM_CLK           3       /* AKA CLKOUT_D16 */
+#define R9A06G032_CLK_DDRPHY_PLLCLK    5       /* AKA CLKOUT_D1OR2 */
+#define R9A06G032_CLK50                        6       /* AKA CLKOUT_D20 */
+#define R9A06G032_CLK25                        7       /* AKA CLKOUT_D40 */
+#define R9A06G032_CLK125               9       /* AKA CLKOUT_D8 */
+#define R9A06G032_CLK_P5_PG1           17      /* AKA DIV_P5_PG */
+#define R9A06G032_CLK_REF_SYNC         21      /* AKA DIV_REF_SYNC */
+#define R9A06G032_CLK_25_PG4           26
+#define R9A06G032_CLK_25_PG5           27
+#define R9A06G032_CLK_25_PG6           28
+#define R9A06G032_CLK_25_PG7           29
+#define R9A06G032_CLK_25_PG8           30
+#define R9A06G032_CLK_ADC              31
+#define R9A06G032_CLK_ECAT100          32
+#define R9A06G032_CLK_HSR100           33
+#define R9A06G032_CLK_I2C0             34
+#define R9A06G032_CLK_I2C1             35
+#define R9A06G032_CLK_MII_REF          36
+#define R9A06G032_CLK_NAND             37
+#define R9A06G032_CLK_NOUSBP2_PG6      38
+#define R9A06G032_CLK_P1_PG2           39
+#define R9A06G032_CLK_P1_PG3           40
+#define R9A06G032_CLK_P1_PG4           41
+#define R9A06G032_CLK_P4_PG3           42
+#define R9A06G032_CLK_P4_PG4           43
+#define R9A06G032_CLK_P6_PG1           44
+#define R9A06G032_CLK_P6_PG2           45
+#define R9A06G032_CLK_P6_PG3           46
+#define R9A06G032_CLK_P6_PG4           47
+#define R9A06G032_CLK_PCI_USB          48
+#define R9A06G032_CLK_QSPI0            49
+#define R9A06G032_CLK_QSPI1            50
+#define R9A06G032_CLK_RGMII_REF                51
+#define R9A06G032_CLK_RMII_REF         52
+#define R9A06G032_CLK_SDIO0            53
+#define R9A06G032_CLK_SDIO1            54
+#define R9A06G032_CLK_SERCOS100                55
+#define R9A06G032_CLK_SLCD             56
+#define R9A06G032_CLK_SPI0             57
+#define R9A06G032_CLK_SPI1             58
+#define R9A06G032_CLK_SPI2             59
+#define R9A06G032_CLK_SPI3             60
+#define R9A06G032_CLK_SPI4             61
+#define R9A06G032_CLK_SPI5             62
+#define R9A06G032_CLK_SWITCH           63
+#define R9A06G032_HCLK_ECAT125         65
+#define R9A06G032_HCLK_PINCONFIG       66
+#define R9A06G032_HCLK_SERCOS          67
+#define R9A06G032_HCLK_SGPIO2          68
+#define R9A06G032_HCLK_SGPIO3          69
+#define R9A06G032_HCLK_SGPIO4          70
+#define R9A06G032_HCLK_TIMER0          71
+#define R9A06G032_HCLK_TIMER1          72
+#define R9A06G032_HCLK_USBF            73
+#define R9A06G032_HCLK_USBH            74
+#define R9A06G032_HCLK_USBPM           75
+#define R9A06G032_CLK_48_PG_F          76
+#define R9A06G032_CLK_48_PG4           77
+#define R9A06G032_CLK_DDRPHY_PCLK      81      /* AKA CLK_REF_SYNC_D4 */
+#define R9A06G032_CLK_FW               81      /* AKA CLK_REF_SYNC_D4 */
+#define R9A06G032_CLK_CRYPTO           81      /* AKA CLK_REF_SYNC_D4 */
+#define R9A06G032_CLK_A7MP             84      /* AKA DIV_CA7 */
+#define R9A06G032_HCLK_CAN0            85
+#define R9A06G032_HCLK_CAN1            86
+#define R9A06G032_HCLK_DELTASIGMA      87
+#define R9A06G032_HCLK_PWMPTO          88
+#define R9A06G032_HCLK_RSV             89
+#define R9A06G032_HCLK_SGPIO0          90
+#define R9A06G032_HCLK_SGPIO1          91
+#define R9A06G032_RTOS_MDC             92
+#define R9A06G032_CLK_CM3              93
+#define R9A06G032_CLK_DDRC             94
+#define R9A06G032_CLK_ECAT25           95
+#define R9A06G032_CLK_HSR50            96
+#define R9A06G032_CLK_HW_RTOS          97
+#define R9A06G032_CLK_SERCOS50         98
+#define R9A06G032_HCLK_ADC             99
+#define R9A06G032_HCLK_CM3             100
+#define R9A06G032_HCLK_CRYPTO_EIP150   101
+#define R9A06G032_HCLK_CRYPTO_EIP93    102
+#define R9A06G032_HCLK_DDRC            103
+#define R9A06G032_HCLK_DMA0            104
+#define R9A06G032_HCLK_DMA1            105
+#define R9A06G032_HCLK_GMAC0           106
+#define R9A06G032_HCLK_GMAC1           107
+#define R9A06G032_HCLK_GPIO0           108
+#define R9A06G032_HCLK_GPIO1           109
+#define R9A06G032_HCLK_GPIO2           110
+#define R9A06G032_HCLK_HSR             111
+#define R9A06G032_HCLK_I2C0            112
+#define R9A06G032_HCLK_I2C1            113
+#define R9A06G032_HCLK_LCD             114
+#define R9A06G032_HCLK_MSEBI_M         115
+#define R9A06G032_HCLK_MSEBI_S         116
+#define R9A06G032_HCLK_NAND            117
+#define R9A06G032_HCLK_PG_I            118
+#define R9A06G032_HCLK_PG19            119
+#define R9A06G032_HCLK_PG20            120
+#define R9A06G032_HCLK_PG3             121
+#define R9A06G032_HCLK_PG4             122
+#define R9A06G032_HCLK_QSPI0           123
+#define R9A06G032_HCLK_QSPI1           124
+#define R9A06G032_HCLK_ROM             125
+#define R9A06G032_HCLK_RTC             126
+#define R9A06G032_HCLK_SDIO0           127
+#define R9A06G032_HCLK_SDIO1           128
+#define R9A06G032_HCLK_SEMAP           129
+#define R9A06G032_HCLK_SPI0            130
+#define R9A06G032_HCLK_SPI1            131
+#define R9A06G032_HCLK_SPI2            132
+#define R9A06G032_HCLK_SPI3            133
+#define R9A06G032_HCLK_SPI4            134
+#define R9A06G032_HCLK_SPI5            135
+#define R9A06G032_HCLK_SWITCH          136
+#define R9A06G032_HCLK_SWITCH_RG       137
+#define R9A06G032_HCLK_UART0           138
+#define R9A06G032_HCLK_UART1           139
+#define R9A06G032_HCLK_UART2           140
+#define R9A06G032_HCLK_UART3           141
+#define R9A06G032_HCLK_UART4           142
+#define R9A06G032_HCLK_UART5           143
+#define R9A06G032_HCLK_UART6           144
+#define R9A06G032_HCLK_UART7           145
+#define R9A06G032_CLK_UART0            146
+#define R9A06G032_CLK_UART1            147
+#define R9A06G032_CLK_UART2            148
+#define R9A06G032_CLK_UART3            149
+#define R9A06G032_CLK_UART4            150
+#define R9A06G032_CLK_UART5            151
+#define R9A06G032_CLK_UART6            152
+#define R9A06G032_CLK_UART7            153
+
+#endif /* __DT_BINDINGS_R9A06G032_SYSCTRL_H__ */

Copied: head/sys/gnu/dts/include/dt-bindings/clock/rk3399-ddr.h (from r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/rk3399-ddr.h)
==============================================================================
--- /dev/null   00:00:00 1970   (empty, because file is newly added)
+++ head/sys/gnu/dts/include/dt-bindings/clock/rk3399-ddr.h     Fri Jan 11 
09:20:18 2019        (r342935, copy of r340335, 
vendor/device-tree/dist/include/dt-bindings/clock/rk3399-ddr.h)
@@ -0,0 +1,56 @@
+/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */
+
+#ifndef DT_BINDINGS_DDR_H
+#define DT_BINDINGS_DDR_H
+
+/*
+ * DDR3 SDRAM Standard Speed Bins include tCK, tRCD, tRP, tRAS and tRC for
+ * each corresponding bin.
+ */
+
+/* DDR3-800 (5-5-5) */
+#define DDR3_800D      0
+/* DDR3-800 (6-6-6) */
+#define DDR3_800E      1
+/* DDR3-1066 (6-6-6) */
+#define DDR3_1066E     2
+/* DDR3-1066 (7-7-7) */
+#define DDR3_1066F     3
+/* DDR3-1066 (8-8-8) */
+#define DDR3_1066G     4
+/* DDR3-1333 (7-7-7) */
+#define DDR3_1333F     5
+/* DDR3-1333 (8-8-8) */
+#define DDR3_1333G     6
+/* DDR3-1333 (9-9-9) */
+#define DDR3_1333H     7
+/* DDR3-1333 (10-10-10) */
+#define DDR3_1333J     8
+/* DDR3-1600 (8-8-8) */
+#define DDR3_1600G     9
+/* DDR3-1600 (9-9-9) */
+#define DDR3_1600H     10
+/* DDR3-1600 (10-10-10) */
+#define DDR3_1600J     11
+/* DDR3-1600 (11-11-11) */
+#define DDR3_1600K     12
+/* DDR3-1600 (10-10-10) */
+#define DDR3_1866J     13
+/* DDR3-1866 (11-11-11) */
+#define DDR3_1866K     14
+/* DDR3-1866 (12-12-12) */
+#define DDR3_1866L     15
+/* DDR3-1866 (13-13-13) */
+#define DDR3_1866M     16
+/* DDR3-2133 (11-11-11) */
+#define DDR3_2133K     17
+/* DDR3-2133 (12-12-12) */
+#define DDR3_2133L     18
+/* DDR3-2133 (13-13-13) */
+#define DDR3_2133M     19
+/* DDR3-2133 (14-14-14) */
+#define DDR3_2133N     20
+/* DDR3 ATF default */
+#define DDR3_DEFAULT   21
+
+#endif

Modified: head/sys/gnu/dts/include/dt-bindings/clock/sun8i-r40-ccu.h
==============================================================================
--- head/sys/gnu/dts/include/dt-bindings/clock/sun8i-r40-ccu.h  Fri Jan 11 
08:35:49 2019        (r342934)
+++ head/sys/gnu/dts/include/dt-bindings/clock/sun8i-r40-ccu.h  Fri Jan 11 
09:20:18 2019        (r342935)
@@ -43,6 +43,10 @@
 #ifndef _DT_BINDINGS_CLK_SUN8I_R40_H_

*** DIFF OUTPUT TRUNCATED AT 1000 LINES ***
_______________________________________________
svn-src-all@freebsd.org mailing list
https://lists.freebsd.org/mailman/listinfo/svn-src-all
To unsubscribe, send any mail to "svn-src-all-unsubscr...@freebsd.org"

Reply via email to