On 15 May 2017 at 06:52, Kever Yang <kever.y...@rock-chips.com> wrote: > - hclk/pclk_div range should use '<=' instead of '<' > - use GPLL for pd_bus clock source > - pd_bus HCLK/PCLK clock rate should not bigger than ACLK > > Signed-off-by: Kever Yang <kever.y...@rock-chips.com> > --- > > Changes in v2: None > > arch/arm/include/asm/arch-rockchip/cru_rk3036.h | 6 +++--- > drivers/clk/rockchip/clk_rk3036.c | 18 +++++++++--------- > 2 files changed, 12 insertions(+), 12 deletions(-)
Reviewed-by: Simon Glass <s...@chromium.org> _______________________________________________ U-Boot mailing list U-Boot@lists.denx.de https://lists.denx.de/listinfo/u-boot