The new board version has the 2nd FPGA connected via CS# 0 instead of
2 on SPI bus 1. Change this setup in the DT accordingly. Please note
that this change does still work on the old board version because the
CS signal is not used on this board.

Signed-off-by: Stefan Roese <s...@denx.de>
---
 arch/arm/dts/armada-xp-theadorable.dts | 4 ++--
 1 file changed, 2 insertions(+), 2 deletions(-)

diff --git a/arch/arm/dts/armada-xp-theadorable.dts 
b/arch/arm/dts/armada-xp-theadorable.dts
index 065e443417..965c38426c 100644
--- a/arch/arm/dts/armada-xp-theadorable.dts
+++ b/arch/arm/dts/armada-xp-theadorable.dts
@@ -151,11 +151,11 @@
                        spi1: spi@10680 {
                                status = "okay";
 
-                               fpga@2 {
+                               fpga@0 {
                                        #address-cells = <1>;
                                        #size-cells = <1>;
                                        compatible = "spi-generic-device";
-                                       reg = <2>; /* Chip select 2 */
+                                       reg = <0>; /* Chip select 0 */
                                        spi-max-frequency = <27777777>;
                                };
                        };
-- 
2.19.1

_______________________________________________
U-Boot mailing list
U-Boot@lists.denx.de
https://lists.denx.de/listinfo/u-boot

Reply via email to