From: Sharat Masetty <smase...@codeaurora.org>

Add initial register headers for A6XX targets.

Signed-off-by: Sharat Masetty <smase...@codeaurora.org>
Signed-off-by: Jordan Crouse <jcro...@codeaurora.org>
---
 drivers/gpu/drm/msm/adreno/a6xx.xml.h     | 1784 +++++++++++++++++++++
 drivers/gpu/drm/msm/adreno/a6xx_gmu.xml.h |  382 +++++
 2 files changed, 2166 insertions(+)
 create mode 100644 drivers/gpu/drm/msm/adreno/a6xx.xml.h
 create mode 100644 drivers/gpu/drm/msm/adreno/a6xx_gmu.xml.h

diff --git a/drivers/gpu/drm/msm/adreno/a6xx.xml.h 
b/drivers/gpu/drm/msm/adreno/a6xx.xml.h
new file mode 100644
index 000000000000..5af12fe3f95c
--- /dev/null
+++ b/drivers/gpu/drm/msm/adreno/a6xx.xml.h
@@ -0,0 +1,1784 @@
+#ifndef A6XX_XML
+#define A6XX_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git 
repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- ./adreno.xml               (    501 bytes, from 2018-05-23 16:51:57)
+- ./freedreno_copyright.xml  (   1572 bytes, from 2016-10-24 21:12:27)
+- ./adreno/a2xx.xml          (  36805 bytes, from 2018-05-23 16:51:57)
+- ./adreno/adreno_common.xml (  13634 bytes, from 2018-05-23 16:51:57)
+- ./adreno/adreno_pm4.xml    (  38703 bytes, from 2018-05-23 16:51:57)
+- ./adreno/a3xx.xml          (  83840 bytes, from 2017-12-05 18:20:27)
+- ./adreno/a4xx.xml          ( 112086 bytes, from 2018-05-23 16:51:57)
+- ./adreno/a5xx.xml          ( 146494 bytes, from 2018-05-23 16:51:57)
+- ./adreno/a6xx.xml          (  69957 bytes, from 2018-05-23 17:09:08)
+- ./adreno/a6xx_gmu.xml      (  10431 bytes, from 2018-05-23 16:52:19)
+- ./adreno/ocmem.xml         (   1773 bytes, from 2016-10-24 21:12:27)
+
+Copyright (C) 2013-2018 by the following authors:
+- Rob Clark <robdcl...@gmail.com> (robclark)
+- Ilia Mirkin <imir...@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+enum a6xx_cp_perfcounter_select {
+       PERF_CP_ALWAYS_COUNT = 0,
+};
+
+enum a6xx_event_write {
+       PC_CCU_INVALIDATE_DEPTH = 24,
+       PC_CCU_INVALIDATE_COLOR = 25,
+};
+
+#define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE                     0x00000001
+#define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR                      0x00000002
+#define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW       0x00000040
+#define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR                    0x00000080
+#define A6XX_RBBM_INT_0_MASK_CP_SW                             0x00000100
+#define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR                       0x00000200
+#define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS             0x00000400
+#define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS             0x00000800
+#define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS                 0x00001000
+#define A6XX_RBBM_INT_0_MASK_CP_IB2                            0x00002000
+#define A6XX_RBBM_INT_0_MASK_CP_IB1                            0x00004000
+#define A6XX_RBBM_INT_0_MASK_CP_RB                             0x00008000
+#define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS                     0x00020000
+#define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS                     0x00040000
+#define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS                 0x00100000
+#define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW             0x00400000
+#define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT                  0x00800000
+#define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS                   0x01000000
+#define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR                    0x02000000
+#define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0                     0x04000000
+#define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1                     0x08000000
+#define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ                      0x40000000
+#define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG                  0x80000000
+#define A6XX_CP_INT_CP_OPCODE_ERROR                            0x00000001
+#define A6XX_CP_INT_CP_UCODE_ERROR                             0x00000002
+#define A6XX_CP_INT_CP_HW_FAULT_ERROR                          0x00000004
+#define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR               0x00000010
+#define A6XX_CP_INT_CP_AHB_ERROR                               0x00000020
+#define A6XX_CP_INT_CP_VSD_PARITY_ERROR                                
0x00000040
+#define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR                     0x00000080
+#define REG_A6XX_CP_RB_BASE                                    0x00000800
+
+#define REG_A6XX_CP_RB_BASE_HI                                 0x00000801
+
+#define REG_A6XX_CP_RB_CNTL                                    0x00000802
+
+#define REG_A6XX_CP_RB_RPTR_ADDR_LO                            0x00000804
+
+#define REG_A6XX_CP_RB_RPTR_ADDR_HI                            0x00000805
+
+#define REG_A6XX_CP_RB_RPTR                                    0x00000806
+
+#define REG_A6XX_CP_RB_WPTR                                    0x00000807
+
+#define REG_A6XX_CP_SQE_CNTL                                   0x00000808
+
+#define REG_A6XX_CP_HW_FAULT                                   0x00000821
+
+#define REG_A6XX_CP_INTERRUPT_STATUS                           0x00000823
+
+#define REG_A6XX_CP_PROTECT_STATUS                             0x00000824
+
+#define REG_A6XX_CP_SQE_INSTR_BASE_LO                          0x00000830
+
+#define REG_A6XX_CP_SQE_INSTR_BASE_HI                          0x00000831
+
+#define REG_A6XX_CP_MISC_CNTL                                  0x00000840
+
+#define REG_A6XX_CP_ROQ_THRESHOLDS_1                           0x000008c1
+
+#define REG_A6XX_CP_ROQ_THRESHOLDS_2                           0x000008c2
+
+#define REG_A6XX_CP_MEM_POOL_SIZE                              0x000008c3
+
+#define REG_A6XX_CP_CHICKEN_DBG                                        
0x00000841
+
+#define REG_A6XX_CP_ADDR_MODE_CNTL                             0x00000842
+
+#define REG_A6XX_CP_DBG_ECO_CNTL                               0x00000843
+
+#define REG_A6XX_CP_PROTECT_CNTL                               0x0000084f
+
+static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 
0x1*i0; }
+
+static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 
0x00000883 + 0x1*i0; }
+
+static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 
0x1*i0; }
+
+static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 
0x00000850 + 0x1*i0; }
+#define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK                    0x0003ffff
+#define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT                   0
+static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
+{
+       return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & 
A6XX_CP_PROTECT_REG_BASE_ADDR__MASK;
+}
+#define A6XX_CP_PROTECT_REG_MASK_LEN__MASK                     0x7ffc0000
+#define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT                    18
+static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
+{
+       return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & 
A6XX_CP_PROTECT_REG_MASK_LEN__MASK;
+}
+#define A6XX_CP_PROTECT_REG_READ                               0x80000000
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_CNTL                                
0x000008a0
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO                        
0x000008a1
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI                        
0x000008a2
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_LO     
0x000008a3
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_HI     
0x000008a4
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_LO 0x000008a5
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_HI 0x000008a6
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_LO    0x000008a7
+
+#define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_HI    0x000008a8
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_0                           0x000008d0
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_1                           0x000008d1
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_2                           0x000008d2
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_3                           0x000008d3
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_4                           0x000008d4
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_5                           0x000008d5
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_6                           0x000008d6
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_7                           0x000008d7
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_8                           0x000008d8
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_9                           0x000008d9
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_10                          0x000008da
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_11                          0x000008db
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_12                          0x000008dc
+
+#define REG_A6XX_CP_PERFCTR_CP_SEL_13                          0x000008dd
+
+#define REG_A6XX_CP_CRASH_SCRIPT_BASE_LO                       0x00000900
+
+#define REG_A6XX_CP_CRASH_SCRIPT_BASE_HI                       0x00000901
+
+#define REG_A6XX_CP_CRASH_DUMP_CNTL                            0x00000902
+
+#define REG_A6XX_CP_CRASH_DUMP_STATUS                          0x00000903
+
+#define REG_A6XX_CP_SQE_STAT_ADDR                              0x00000908
+
+#define REG_A6XX_CP_SQE_STAT_DATA                              0x00000909
+
+#define REG_A6XX_CP_DRAW_STATE_ADDR                            0x0000090a
+
+#define REG_A6XX_CP_DRAW_STATE_DATA                            0x0000090b
+
+#define REG_A6XX_CP_ROQ_DBG_ADDR                               0x0000090c
+
+#define REG_A6XX_CP_ROQ_DBG_DATA                               0x0000090d
+
+#define REG_A6XX_CP_MEM_POOL_DBG_ADDR                          0x0000090e
+
+#define REG_A6XX_CP_MEM_POOL_DBG_DATA                          0x0000090f
+
+#define REG_A6XX_CP_SQE_UCODE_DBG_ADDR                         0x00000910
+
+#define REG_A6XX_CP_SQE_UCODE_DBG_DATA                         0x00000911
+
+#define REG_A6XX_CP_IB1_BASE                                   0x00000928
+
+#define REG_A6XX_CP_IB1_BASE_HI                                        
0x00000929
+
+#define REG_A6XX_CP_IB1_REM_SIZE                               0x0000092a
+
+#define REG_A6XX_CP_IB2_BASE                                   0x0000092b
+
+#define REG_A6XX_CP_IB2_BASE_HI                                        
0x0000092c
+
+#define REG_A6XX_CP_IB2_REM_SIZE                               0x0000092d
+
+#define REG_A6XX_CP_ALWAYS_ON_COUNTER_LO                       0x00000980
+
+#define REG_A6XX_CP_ALWAYS_ON_COUNTER_HI                       0x00000981
+
+#define REG_A6XX_CP_AHB_CNTL                                   0x0000098d
+
+#define REG_A6XX_CP_APERTURE_CNTL_HOST                         0x00000a00
+
+#define REG_A6XX_CP_APERTURE_CNTL_CD                           0x00000a03
+
+#define REG_A6XX_VSC_ADDR_MODE_CNTL                            0x00000c01
+
+#define REG_A6XX_RBBM_INT_0_STATUS                             0x00000201
+
+#define REG_A6XX_RBBM_STATUS                                   0x00000210
+#define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB                      0x00800000
+#define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP                   0x00400000
+#define A6XX_RBBM_STATUS_HLSQ_BUSY                             0x00200000
+#define A6XX_RBBM_STATUS_VSC_BUSY                              0x00100000
+#define A6XX_RBBM_STATUS_TPL1_BUSY                             0x00080000
+#define A6XX_RBBM_STATUS_SP_BUSY                               0x00040000
+#define A6XX_RBBM_STATUS_UCHE_BUSY                             0x00020000
+#define A6XX_RBBM_STATUS_VPC_BUSY                              0x00010000
+#define A6XX_RBBM_STATUS_VFD_BUSY                              0x00008000
+#define A6XX_RBBM_STATUS_TESS_BUSY                             0x00004000
+#define A6XX_RBBM_STATUS_PC_VSD_BUSY                           0x00002000
+#define A6XX_RBBM_STATUS_PC_DCALL_BUSY                         0x00001000
+#define A6XX_RBBM_STATUS_COM_DCOM_BUSY                         0x00000800
+#define A6XX_RBBM_STATUS_LRZ_BUSY                              0x00000400
+#define A6XX_RBBM_STATUS_A2D_BUSY                              0x00000200
+#define A6XX_RBBM_STATUS_CCU_BUSY                              0x00000100
+#define A6XX_RBBM_STATUS_RB_BUSY                               0x00000080
+#define A6XX_RBBM_STATUS_RAS_BUSY                              0x00000040
+#define A6XX_RBBM_STATUS_TSE_BUSY                              0x00000020
+#define A6XX_RBBM_STATUS_VBIF_BUSY                             0x00000010
+#define A6XX_RBBM_STATUS_GFX_DBGC_BUSY                         0x00000008
+#define A6XX_RBBM_STATUS_CP_BUSY                               0x00000004
+#define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER                 0x00000002
+#define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER                 0x00000001
+
+#define REG_A6XX_RBBM_STATUS3                                  0x00000213
+
+#define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS                     0x00000215
+
+#define REG_A6XX_RBBM_PERFCTR_CP_0_LO                          0x00000400
+
+#define REG_A6XX_RBBM_PERFCTR_CP_0_HI                          0x00000401
+
+#define REG_A6XX_RBBM_PERFCTR_CP_1_LO                          0x00000402
+
+#define REG_A6XX_RBBM_PERFCTR_CP_1_HI                          0x00000403
+
+#define REG_A6XX_RBBM_PERFCTR_CP_2_LO                          0x00000404
+
+#define REG_A6XX_RBBM_PERFCTR_CP_2_HI                          0x00000405
+
+#define REG_A6XX_RBBM_PERFCTR_CP_3_LO                          0x00000406
+
+#define REG_A6XX_RBBM_PERFCTR_CP_3_HI                          0x00000407
+
+#define REG_A6XX_RBBM_PERFCTR_CP_4_LO                          0x00000408
+
+#define REG_A6XX_RBBM_PERFCTR_CP_4_HI                          0x00000409
+
+#define REG_A6XX_RBBM_PERFCTR_CP_5_LO                          0x0000040a
+
+#define REG_A6XX_RBBM_PERFCTR_CP_5_HI                          0x0000040b
+
+#define REG_A6XX_RBBM_PERFCTR_CP_6_LO                          0x0000040c
+
+#define REG_A6XX_RBBM_PERFCTR_CP_6_HI                          0x0000040d
+
+#define REG_A6XX_RBBM_PERFCTR_CP_7_LO                          0x0000040e
+
+#define REG_A6XX_RBBM_PERFCTR_CP_7_HI                          0x0000040f
+
+#define REG_A6XX_RBBM_PERFCTR_CP_8_LO                          0x00000410
+
+#define REG_A6XX_RBBM_PERFCTR_CP_8_HI                          0x00000411
+
+#define REG_A6XX_RBBM_PERFCTR_CP_9_LO                          0x00000412
+
+#define REG_A6XX_RBBM_PERFCTR_CP_9_HI                          0x00000413
+
+#define REG_A6XX_RBBM_PERFCTR_CP_10_LO                         0x00000414
+
+#define REG_A6XX_RBBM_PERFCTR_CP_10_HI                         0x00000415
+
+#define REG_A6XX_RBBM_PERFCTR_CP_11_LO                         0x00000416
+
+#define REG_A6XX_RBBM_PERFCTR_CP_11_HI                         0x00000417
+
+#define REG_A6XX_RBBM_PERFCTR_CP_12_LO                         0x00000418
+
+#define REG_A6XX_RBBM_PERFCTR_CP_12_HI                         0x00000419
+
+#define REG_A6XX_RBBM_PERFCTR_CP_13_LO                         0x0000041a
+
+#define REG_A6XX_RBBM_PERFCTR_CP_13_HI                         0x0000041b
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_0_LO                                
0x0000041c
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_0_HI                                
0x0000041d
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_1_LO                                
0x0000041e
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_1_HI                                
0x0000041f
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_2_LO                                
0x00000420
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_2_HI                                
0x00000421
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_3_LO                                
0x00000422
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_3_HI                                
0x00000423
+
+#define REG_A6XX_RBBM_PERFCTR_PC_0_LO                          0x00000424
+
+#define REG_A6XX_RBBM_PERFCTR_PC_0_HI                          0x00000425
+
+#define REG_A6XX_RBBM_PERFCTR_PC_1_LO                          0x00000426
+
+#define REG_A6XX_RBBM_PERFCTR_PC_1_HI                          0x00000427
+
+#define REG_A6XX_RBBM_PERFCTR_PC_2_LO                          0x00000428
+
+#define REG_A6XX_RBBM_PERFCTR_PC_2_HI                          0x00000429
+
+#define REG_A6XX_RBBM_PERFCTR_PC_3_LO                          0x0000042a
+
+#define REG_A6XX_RBBM_PERFCTR_PC_3_HI                          0x0000042b
+
+#define REG_A6XX_RBBM_PERFCTR_PC_4_LO                          0x0000042c
+
+#define REG_A6XX_RBBM_PERFCTR_PC_4_HI                          0x0000042d
+
+#define REG_A6XX_RBBM_PERFCTR_PC_5_LO                          0x0000042e
+
+#define REG_A6XX_RBBM_PERFCTR_PC_5_HI                          0x0000042f
+
+#define REG_A6XX_RBBM_PERFCTR_PC_6_LO                          0x00000430
+
+#define REG_A6XX_RBBM_PERFCTR_PC_6_HI                          0x00000431
+
+#define REG_A6XX_RBBM_PERFCTR_PC_7_LO                          0x00000432
+
+#define REG_A6XX_RBBM_PERFCTR_PC_7_HI                          0x00000433
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_0_LO                         0x00000434
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_0_HI                         0x00000435
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_1_LO                         0x00000436
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_1_HI                         0x00000437
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_2_LO                         0x00000438
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_2_HI                         0x00000439
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_3_LO                         0x0000043a
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_3_HI                         0x0000043b
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_4_LO                         0x0000043c
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_4_HI                         0x0000043d
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_5_LO                         0x0000043e
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_5_HI                         0x0000043f
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_6_LO                         0x00000440
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_6_HI                         0x00000441
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_7_LO                         0x00000442
+
+#define REG_A6XX_RBBM_PERFCTR_VFD_7_HI                         0x00000443
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_0_LO                                
0x00000444
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_0_HI                                
0x00000445
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_1_LO                                
0x00000446
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_1_HI                                
0x00000447
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_2_LO                                
0x00000448
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_2_HI                                
0x00000449
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_3_LO                                
0x0000044a
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_3_HI                                
0x0000044b
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_4_LO                                
0x0000044c
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_4_HI                                
0x0000044d
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_5_LO                                
0x0000044e
+
+#define REG_A6XX_RBBM_PERFCTR_HLSQ_5_HI                                
0x0000044f
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_0_LO                         0x00000450
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_0_HI                         0x00000451
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_1_LO                         0x00000452
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_1_HI                         0x00000453
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_2_LO                         0x00000454
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_2_HI                         0x00000455
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_3_LO                         0x00000456
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_3_HI                         0x00000457
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_4_LO                         0x00000458
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_4_HI                         0x00000459
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_5_LO                         0x0000045a
+
+#define REG_A6XX_RBBM_PERFCTR_VPC_5_HI                         0x0000045b
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_0_LO                         0x0000045c
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_0_HI                         0x0000045d
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_1_LO                         0x0000045e
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_1_HI                         0x0000045f
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_2_LO                         0x00000460
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_2_HI                         0x00000461
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_3_LO                         0x00000462
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_3_HI                         0x00000463
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_4_LO                         0x00000464
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_4_HI                         0x00000465
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_0_LO                         0x00000466
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_0_HI                         0x00000467
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_1_LO                         0x00000468
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_1_HI                         0x00000469
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_2_LO                         0x0000046a
+
+#define REG_A6XX_RBBM_PERFCTR_CCU_4_HI                         0x00000465
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_0_LO                         0x00000466
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_0_HI                         0x00000467
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_1_LO                         0x00000468
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_1_HI                         0x00000469
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_2_LO                         0x0000046a
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_2_HI                         0x0000046b
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_3_LO                         0x0000046c
+
+#define REG_A6XX_RBBM_PERFCTR_TSE_3_HI                         0x0000046d
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_0_LO                         0x0000046e
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_0_HI                         0x0000046f
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_1_LO                         0x00000470
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_1_HI                         0x00000471
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_2_LO                         0x00000472
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_2_HI                         0x00000473
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_3_LO                         0x00000474
+
+#define REG_A6XX_RBBM_PERFCTR_RAS_3_HI                         0x00000475
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_0_LO                                
0x00000476
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_0_HI                                
0x00000477
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_1_LO                                
0x00000478
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_1_HI                                
0x00000479
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_2_LO                                
0x0000047a
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_2_HI                                
0x0000047b
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_3_LO                                
0x0000047c
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_3_HI                                
0x0000047d
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_4_LO                                
0x0000047e
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_4_HI                                
0x0000047f
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_5_LO                                
0x00000480
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_5_HI                                
0x00000481
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_6_LO                                
0x00000482
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_6_HI                                
0x00000483
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_7_LO                                
0x00000484
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_7_HI                                
0x00000485
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_8_LO                                
0x00000486
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_8_HI                                
0x00000487
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_9_LO                                
0x00000488
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_9_HI                                
0x00000489
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_10_LO                       0x0000048a
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_10_HI                       0x0000048b
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_11_LO                       0x0000048c
+
+#define REG_A6XX_RBBM_PERFCTR_UCHE_11_HI                       0x0000048d
+
+#define REG_A6XX_RBBM_PERFCTR_TP_0_LO                          0x0000048e
+
+#define REG_A6XX_RBBM_PERFCTR_TP_0_HI                          0x0000048f
+
+#define REG_A6XX_RBBM_PERFCTR_TP_1_LO                          0x00000490
+
+#define REG_A6XX_RBBM_PERFCTR_TP_1_HI                          0x00000491
+
+#define REG_A6XX_RBBM_PERFCTR_TP_2_LO                          0x00000492
+
+#define REG_A6XX_RBBM_PERFCTR_TP_2_HI                          0x00000493
+
+#define REG_A6XX_RBBM_PERFCTR_TP_3_LO                          0x00000494
+
+#define REG_A6XX_RBBM_PERFCTR_TP_3_HI                          0x00000495
+
+#define REG_A6XX_RBBM_PERFCTR_TP_4_LO                          0x00000496
+
+#define REG_A6XX_RBBM_PERFCTR_TP_4_HI                          0x00000497
+
+#define REG_A6XX_RBBM_PERFCTR_TP_5_LO                          0x00000498
+
+#define REG_A6XX_RBBM_PERFCTR_TP_5_HI                          0x00000499
+
+#define REG_A6XX_RBBM_PERFCTR_TP_6_LO                          0x0000049a
+
+#define REG_A6XX_RBBM_PERFCTR_TP_6_HI                          0x0000049b
+
+#define REG_A6XX_RBBM_PERFCTR_TP_7_LO                          0x0000049c
+
+#define REG_A6XX_RBBM_PERFCTR_TP_7_HI                          0x0000049d
+
+#define REG_A6XX_RBBM_PERFCTR_TP_8_LO                          0x0000049e
+
+#define REG_A6XX_RBBM_PERFCTR_TP_8_HI                          0x0000049f
+
+#define REG_A6XX_RBBM_PERFCTR_TP_9_LO                          0x000004a0
+
+#define REG_A6XX_RBBM_PERFCTR_TP_9_HI                          0x000004a1
+
+#define REG_A6XX_RBBM_PERFCTR_TP_10_LO                         0x000004a2
+
+#define REG_A6XX_RBBM_PERFCTR_TP_10_HI                         0x000004a3
+
+#define REG_A6XX_RBBM_PERFCTR_TP_11_LO                         0x000004a4
+
+#define REG_A6XX_RBBM_PERFCTR_TP_11_HI                         0x000004a5
+
+#define REG_A6XX_RBBM_PERFCTR_SP_0_LO                          0x000004a6
+
+#define REG_A6XX_RBBM_PERFCTR_SP_0_HI                          0x000004a7
+
+#define REG_A6XX_RBBM_PERFCTR_SP_1_LO                          0x000004a8
+
+#define REG_A6XX_RBBM_PERFCTR_SP_1_HI                          0x000004a9
+
+#define REG_A6XX_RBBM_PERFCTR_SP_2_LO                          0x000004aa
+
+#define REG_A6XX_RBBM_PERFCTR_SP_2_HI                          0x000004ab
+
+#define REG_A6XX_RBBM_PERFCTR_SP_3_LO                          0x000004ac
+
+#define REG_A6XX_RBBM_PERFCTR_SP_3_HI                          0x000004ad
+
+#define REG_A6XX_RBBM_PERFCTR_SP_4_LO                          0x000004ae
+
+#define REG_A6XX_RBBM_PERFCTR_SP_4_HI                          0x000004af
+
+#define REG_A6XX_RBBM_PERFCTR_SP_5_LO                          0x000004b0
+
+#define REG_A6XX_RBBM_PERFCTR_SP_5_HI                          0x000004b1
+
+#define REG_A6XX_RBBM_PERFCTR_SP_6_LO                          0x000004b2
+
+#define REG_A6XX_RBBM_PERFCTR_SP_6_HI                          0x000004b3
+
+#define REG_A6XX_RBBM_PERFCTR_SP_7_LO                          0x000004b4
+
+#define REG_A6XX_RBBM_PERFCTR_SP_7_HI                          0x000004b5
+
+#define REG_A6XX_RBBM_PERFCTR_SP_8_LO                          0x000004b6
+
+#define REG_A6XX_RBBM_PERFCTR_SP_8_HI                          0x000004b7
+
+#define REG_A6XX_RBBM_PERFCTR_SP_9_LO                          0x000004b8
+
+#define REG_A6XX_RBBM_PERFCTR_SP_9_HI                          0x000004b9
+
+#define REG_A6XX_RBBM_PERFCTR_SP_10_LO                         0x000004ba
+
+#define REG_A6XX_RBBM_PERFCTR_SP_10_HI                         0x000004bb
+
+#define REG_A6XX_RBBM_PERFCTR_SP_11_LO                         0x000004bc
+
+#define REG_A6XX_RBBM_PERFCTR_SP_11_HI                         0x000004bd
+
+#define REG_A6XX_RBBM_PERFCTR_SP_12_LO                         0x000004be
+
+#define REG_A6XX_RBBM_PERFCTR_SP_12_HI                         0x000004bf
+
+#define REG_A6XX_RBBM_PERFCTR_SP_13_LO                         0x000004c0
+
+#define REG_A6XX_RBBM_PERFCTR_SP_13_HI                         0x000004c1
+
+#define REG_A6XX_RBBM_PERFCTR_SP_14_LO                         0x000004c2
+
+#define REG_A6XX_RBBM_PERFCTR_SP_14_HI                         0x000004c3
+
+#define REG_A6XX_RBBM_PERFCTR_SP_15_LO                         0x000004c4
+
+#define REG_A6XX_RBBM_PERFCTR_SP_15_HI                         0x000004c5
+
+#define REG_A6XX_RBBM_PERFCTR_SP_16_LO                         0x000004c6
+
+#define REG_A6XX_RBBM_PERFCTR_SP_16_HI                         0x000004c7
+
+#define REG_A6XX_RBBM_PERFCTR_SP_17_LO                         0x000004c8
+
+#define REG_A6XX_RBBM_PERFCTR_SP_17_HI                         0x000004c9
+
+#define REG_A6XX_RBBM_PERFCTR_SP_18_LO                         0x000004ca
+
+#define REG_A6XX_RBBM_PERFCTR_SP_18_HI                         0x000004cb
+
+#define REG_A6XX_RBBM_PERFCTR_SP_19_LO                         0x000004cc
+
+#define REG_A6XX_RBBM_PERFCTR_SP_19_HI                         0x000004cd
+
+#define REG_A6XX_RBBM_PERFCTR_SP_20_LO                         0x000004ce
+
+#define REG_A6XX_RBBM_PERFCTR_SP_20_HI                         0x000004cf
+
+#define REG_A6XX_RBBM_PERFCTR_SP_21_LO                         0x000004d0
+
+#define REG_A6XX_RBBM_PERFCTR_SP_21_HI                         0x000004d1
+
+#define REG_A6XX_RBBM_PERFCTR_SP_22_LO                         0x000004d2
+
+#define REG_A6XX_RBBM_PERFCTR_SP_22_HI                         0x000004d3
+
+#define REG_A6XX_RBBM_PERFCTR_SP_23_LO                         0x000004d4
+
+#define REG_A6XX_RBBM_PERFCTR_SP_23_HI                         0x000004d5
+
+#define REG_A6XX_RBBM_PERFCTR_RB_0_LO                          0x000004d6
+
+#define REG_A6XX_RBBM_PERFCTR_RB_0_HI                          0x000004d7
+
+#define REG_A6XX_RBBM_PERFCTR_RB_1_LO                          0x000004d8
+
+#define REG_A6XX_RBBM_PERFCTR_RB_1_HI                          0x000004d9
+
+#define REG_A6XX_RBBM_PERFCTR_RB_2_LO                          0x000004da
+
+#define REG_A6XX_RBBM_PERFCTR_RB_2_HI                          0x000004db
+
+#define REG_A6XX_RBBM_PERFCTR_RB_3_LO                          0x000004dc
+
+#define REG_A6XX_RBBM_PERFCTR_RB_3_HI                          0x000004dd
+
+#define REG_A6XX_RBBM_PERFCTR_RB_4_LO                          0x000004de
+
+#define REG_A6XX_RBBM_PERFCTR_RB_4_HI                          0x000004df
+
+#define REG_A6XX_RBBM_PERFCTR_RB_5_LO                          0x000004e0
+
+#define REG_A6XX_RBBM_PERFCTR_RB_5_HI                          0x000004e1
+
+#define REG_A6XX_RBBM_PERFCTR_RB_6_LO                          0x000004e2
+
+#define REG_A6XX_RBBM_PERFCTR_RB_6_HI                          0x000004e3
+
+#define REG_A6XX_RBBM_PERFCTR_RB_7_LO                          0x000004e4
+
+#define REG_A6XX_RBBM_PERFCTR_RB_7_HI                          0x000004e5
+
+#define REG_A6XX_RBBM_PERFCTR_VSC_0_LO                         0x000004e6
+
+#define REG_A6XX_RBBM_PERFCTR_VSC_0_HI                         0x000004e7
+
+#define REG_A6XX_RBBM_PERFCTR_VSC_1_LO                         0x000004e8
+
+#define REG_A6XX_RBBM_PERFCTR_VSC_1_HI                         0x000004e9
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_0_LO                         0x000004ea
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_0_HI                         0x000004eb
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_1_LO                         0x000004ec
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_1_HI                         0x000004ed
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_2_LO                         0x000004ee
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_2_HI                         0x000004ef
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_3_LO                         0x000004f0
+
+#define REG_A6XX_RBBM_PERFCTR_LRZ_3_HI                         0x000004f1
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_0_LO                         0x000004f2
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_0_HI                         0x000004f3
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_1_LO                         0x000004f4
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_1_HI                         0x000004f5
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_2_LO                         0x000004f6
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_2_HI                         0x000004f7
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_3_LO                         0x000004f8
+
+#define REG_A6XX_RBBM_PERFCTR_CMP_3_HI                         0x000004f9
+
+#define REG_A6XX_RBBM_PERFCTR_CNTL                             0x00000500
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0                                
0x00000501
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1                                
0x00000502
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2                                
0x00000503
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3                                
0x00000504
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO                    0x00000505
+
+#define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI                    0x00000506
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_0                       0x00000507
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_1                       0x00000508
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_2                       0x00000509
+
+#define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_3                       0x0000050a
+
+#define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED                  0x0000050b
+
+#define REG_A6XX_RBBM_ISDB_CNT                                 0x00000533
+
+#define REG_A6XX_RBBM_SECVID_TRUST_CNTL                                
0x0000f400
+
+#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO               0x0000f800
+
+#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI               0x0000f801
+
+#define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE                  0x0000f802
+
+#define REG_A6XX_RBBM_SECVID_TSB_CNTL                          0x0000f803
+
+#define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL                        
0x0000f810
+
+#define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL                     0x00000010
+
+#define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL                  0x0000001f
+
+#define REG_A6XX_RBBM_INT_CLEAR_CMD                            0x00000037
+
+#define REG_A6XX_RBBM_INT_0_MASK                               0x00000038
+
+#define REG_A6XX_RBBM_SP_HYST_CNT                              0x00000042
+
+#define REG_A6XX_RBBM_SW_RESET_CMD                             0x00000043
+
+#define REG_A6XX_RBBM_RAC_THRESHOLD_CNT                                
0x00000044
+
+#define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD                       0x00000045
+
+#define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2                      0x00000046
+
+#define REG_A6XX_RBBM_CLOCK_CNTL                               0x000000ae
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_SP0                           0x000000b0
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_SP1                           0x000000b1
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_SP2                           0x000000b2
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_SP3                           0x000000b3
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_SP0                          0x000000b4
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_SP1                          0x000000b5
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_SP2                          0x000000b6
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_SP3                          0x000000b7
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_SP0                          0x000000b8
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_SP1                          0x000000b9
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_SP2                          0x000000ba
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_SP3                          0x000000bb
+
+#define REG_A6XX_RBBM_CLOCK_HYST_SP0                           0x000000bc
+
+#define REG_A6XX_RBBM_CLOCK_HYST_SP1                           0x000000bd
+
+#define REG_A6XX_RBBM_CLOCK_HYST_SP2                           0x000000be
+
+#define REG_A6XX_RBBM_CLOCK_HYST_SP3                           0x000000bf
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TP0                           0x000000c0
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TP1                           0x000000c1
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TP2                           0x000000c2
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TP3                           0x000000c3
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_TP0                          0x000000c4
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_TP1                          0x000000c5
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_TP2                          0x000000c6
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_TP3                          0x000000c7
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_TP0                          0x000000c8
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_TP1                          0x000000c9
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_TP2                          0x000000ca
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_TP3                          0x000000cb
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_TP0                          0x000000cc
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_TP1                          0x000000cd
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_TP2                          0x000000ce
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_TP3                          0x000000cf
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TP0                          0x000000d0
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TP1                          0x000000d1
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TP2                          0x000000d2
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TP3                          0x000000d3
+
+#define REG_A6XX_RBBM_CLOCK_DELAY2_TP0                         0x000000d4
+
+#define REG_A6XX_RBBM_CLOCK_DELAY2_TP1                         0x000000d5
+
+#define REG_A6XX_RBBM_CLOCK_DELAY2_TP2                         0x000000d6
+
+#define REG_A6XX_RBBM_CLOCK_DELAY2_TP3                         0x000000d7
+
+#define REG_A6XX_RBBM_CLOCK_DELAY3_TP0                         0x000000d8
+
+#define REG_A6XX_RBBM_CLOCK_DELAY3_TP1                         0x000000d9
+
+#define REG_A6XX_RBBM_CLOCK_DELAY3_TP2                         0x000000da
+
+#define REG_A6XX_RBBM_CLOCK_DELAY3_TP3                         0x000000db
+
+#define REG_A6XX_RBBM_CLOCK_DELAY4_TP0                         0x000000dc
+
+#define REG_A6XX_RBBM_CLOCK_DELAY4_TP1                         0x000000dd
+
+#define REG_A6XX_RBBM_CLOCK_DELAY4_TP2                         0x000000de
+
+#define REG_A6XX_RBBM_CLOCK_DELAY4_TP3                         0x000000df
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TP0                           0x000000e0
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TP1                           0x000000e1
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TP2                           0x000000e2
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TP3                           0x000000e3
+
+#define REG_A6XX_RBBM_CLOCK_HYST2_TP0                          0x000000e4
+
+#define REG_A6XX_RBBM_CLOCK_HYST2_TP1                          0x000000e5
+
+#define REG_A6XX_RBBM_CLOCK_HYST2_TP2                          0x000000e6
+
+#define REG_A6XX_RBBM_CLOCK_HYST2_TP3                          0x000000e7
+
+#define REG_A6XX_RBBM_CLOCK_HYST3_TP0                          0x000000e8
+
+#define REG_A6XX_RBBM_CLOCK_HYST3_TP1                          0x000000e9
+
+#define REG_A6XX_RBBM_CLOCK_HYST3_TP2                          0x000000ea
+
+#define REG_A6XX_RBBM_CLOCK_HYST3_TP3                          0x000000eb
+
+#define REG_A6XX_RBBM_CLOCK_HYST4_TP0                          0x000000ec
+
+#define REG_A6XX_RBBM_CLOCK_HYST4_TP1                          0x000000ed
+
+#define REG_A6XX_RBBM_CLOCK_HYST4_TP2                          0x000000ee
+
+#define REG_A6XX_RBBM_CLOCK_HYST4_TP3                          0x000000ef
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RB0                           0x000000f0
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RB1                           0x000000f1
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RB2                           0x000000f2
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RB3                           0x000000f3
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RB0                          0x000000f4
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RB1                          0x000000f5
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RB2                          0x000000f6
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RB3                          0x000000f7
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_CCU0                          0x000000f8
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_CCU1                          0x000000f9
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_CCU2                          0x000000fa
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_CCU3                          0x000000fb
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0                       0x00000100
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1                       0x00000101
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2                       0x00000102
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3                       0x00000103
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_RAC                           0x00000104
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_RAC                          0x00000105
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_RAC                          0x00000106
+
+#define REG_A6XX_RBBM_CLOCK_HYST_RAC                           0x00000107
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM                  0x00000108
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM                 0x00000109
+
+#define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM                  0x0000010a
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_UCHE                          0x0000010b
+
+#define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE                         0x0000010c
+
+#define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE                         0x0000010d
+
+#define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE                         0x0000010e
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_UCHE                         0x0000010f
+
+#define REG_A6XX_RBBM_CLOCK_HYST_UCHE                          0x00000110
+
+#define REG_A6XX_RBBM_CLOCK_MODE_VFD                           0x00000111
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_VFD                          0x00000112
+
+#define REG_A6XX_RBBM_CLOCK_HYST_VFD                           0x00000113
+
+#define REG_A6XX_RBBM_CLOCK_MODE_GPC                           0x00000114
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_GPC                          0x00000115
+
+#define REG_A6XX_RBBM_CLOCK_HYST_GPC                           0x00000116
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2                       0x00000117
+
+#define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX                                
0x00000118
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX                       0x00000119
+
+#define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX                                
0x0000011a
+
+#define REG_A6XX_RBBM_CLOCK_MODE_HLSQ                          0x0000011b
+
+#define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ                         0x0000011c
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A                         0x00000600
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B                         0x00000601
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C                         0x00000602
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D                         0x00000603
+#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK            0x000000ff
+#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT           0
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK          0x0000ff00
+#define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT         8
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT                         0x00000604
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK               0x0000003f
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT              0
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK                 0x00007000
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT                        12
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK                  0xf0000000
+#define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT                 28
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM                         0x00000605
+#define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK                        
0x0f000000
+#define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT               24
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0                                
0x00000608
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1                                
0x00000609
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2                                
0x0000060a
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3                                
0x0000060b
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0                       0x0000060c
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1                       0x0000060d
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2                       0x0000060e
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3                       0x0000060f
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0                       0x00000610
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK              0x0000000f
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT             0
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK              0x000000f0
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT             4
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK              0x00000f00
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT             8
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK              0x0000f000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT             12
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK              0x000f0000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT             16
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK              0x00f00000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT             20
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK              0x0f000000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT             24
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK              0xf0000000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT             28
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1                       0x00000611
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK              0x0000000f
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT             0
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK              0x000000f0
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT             4
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK             0x00000f00
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT            8
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK             0x0000f000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT            12
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK             0x000f0000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT            16
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK             0x00f00000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT            20
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK             0x0f000000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT            24
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
+}
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK             0xf0000000
+#define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT            28
+static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
+{
+       return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & 
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
+}
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1                    0x0000062f
+
+#define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2                    0x00000630
+
+#define REG_A6XX_VSC_PERFCTR_VSC_SEL_0                         0x00000cd8
+
+#define REG_A6XX_VSC_PERFCTR_VSC_SEL_1                         0x00000cd9
+
+#define REG_A6XX_GRAS_ADDR_MODE_CNTL                           0x00008601
+
+#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_0                                
0x00008610
+
+#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_1                                
0x00008611
+
+#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_2                                
0x00008612
+
+#define REG_A6XX_GRAS_PERFCTR_TSE_SEL_3                                
0x00008613
+
+#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_0                                
0x00008614
+
+#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_1                                
0x00008615
+
+#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_2                                
0x00008616
+
+#define REG_A6XX_GRAS_PERFCTR_RAS_SEL_3                                
0x00008617
+
+#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_0                                
0x00008618
+
+#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_1                                
0x00008619
+
+#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_2                                
0x0000861a
+
+#define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_3                                
0x0000861b
+
+#define REG_A6XX_RB_ADDR_MODE_CNTL                             0x00008e05
+
+#define REG_A6XX_RB_NC_MODE_CNTL                               0x00008e08
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_0                           0x00008e10
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_1                           0x00008e11
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_2                           0x00008e12
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_3                           0x00008e13
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_4                           0x00008e14
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_5                           0x00008e15
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_6                           0x00008e16
+
+#define REG_A6XX_RB_PERFCTR_RB_SEL_7                           0x00008e17
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_0                          0x00008e18
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_1                          0x00008e19
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_2                          0x00008e1a
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_3                          0x00008e1b
+
+#define REG_A6XX_RB_PERFCTR_CCU_SEL_4                          0x00008e1c
+
+#define REG_A6XX_RB_PERFCTR_CMP_SEL_0                          0x00008e2c
+
+#define REG_A6XX_RB_PERFCTR_CMP_SEL_1                          0x00008e2d
+
+#define REG_A6XX_RB_PERFCTR_CMP_SEL_2                          0x00008e2e
+
+#define REG_A6XX_RB_PERFCTR_CMP_SEL_3                          0x00008e2f
+
+#define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD                   0x00008e3d
+
+#define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE           0x00008e50
+
+#define REG_A6XX_PC_DBG_ECO_CNTL                               0x00009e00
+
+#define REG_A6XX_PC_ADDR_MODE_CNTL                             0x00009e01
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_0                           0x00009e34
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_1                           0x00009e35
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_2                           0x00009e36
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_3                           0x00009e37
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_4                           0x00009e38
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_5                           0x00009e39
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_6                           0x00009e3a
+
+#define REG_A6XX_PC_PERFCTR_PC_SEL_7                           0x00009e3b
+
+#define REG_A6XX_HLSQ_ADDR_MODE_CNTL                           0x0000be05
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_0                       0x0000be10
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_1                       0x0000be11
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_2                       0x0000be12
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_3                       0x0000be13
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_4                       0x0000be14
+
+#define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_5                       0x0000be15
+
+#define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE                    0x0000c800
+
+#define REG_A6XX_HLSQ_DBG_READ_SEL                             0x0000d000
+
+#define REG_A6XX_VFD_ADDR_MODE_CNTL                            0x0000a601
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_0                         0x0000a610
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_1                         0x0000a611
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_2                         0x0000a612
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_3                         0x0000a613
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_4                         0x0000a614
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_5                         0x0000a615
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_6                         0x0000a616
+
+#define REG_A6XX_VFD_PERFCTR_VFD_SEL_7                         0x0000a617
+
+#define REG_A6XX_VPC_ADDR_MODE_CNTL                            0x00009601
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_0                         0x00009604
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_1                         0x00009605
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_2                         0x00009606
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_3                         0x00009607
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_4                         0x00009608
+
+#define REG_A6XX_VPC_PERFCTR_VPC_SEL_5                         0x00009609
+
+#define REG_A6XX_UCHE_ADDR_MODE_CNTL                           0x00000e00
+
+#define REG_A6XX_UCHE_MODE_CNTL                                        
0x00000e01
+
+#define REG_A6XX_UCHE_WRITE_RANGE_MAX_LO                       0x00000e05
+
+#define REG_A6XX_UCHE_WRITE_RANGE_MAX_HI                       0x00000e06
+
+#define REG_A6XX_UCHE_WRITE_THRU_BASE_LO                       0x00000e07
+
+#define REG_A6XX_UCHE_WRITE_THRU_BASE_HI                       0x00000e08
+
+#define REG_A6XX_UCHE_TRAP_BASE_LO                             0x00000e09
+
+#define REG_A6XX_UCHE_TRAP_BASE_HI                             0x00000e0a
+
+#define REG_A6XX_UCHE_GMEM_RANGE_MIN_LO                                
0x00000e0b
+
+#define REG_A6XX_UCHE_GMEM_RANGE_MIN_HI                                
0x00000e0c
+
+#define REG_A6XX_UCHE_GMEM_RANGE_MAX_LO                                
0x00000e0d
+
+#define REG_A6XX_UCHE_GMEM_RANGE_MAX_HI                                
0x00000e0e
+
+#define REG_A6XX_UCHE_CACHE_WAYS                               0x00000e17
+
+#define REG_A6XX_UCHE_FILTER_CNTL                              0x00000e18
+
+#define REG_A6XX_UCHE_CLIENT_PF                                        
0x00000e19
+#define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK                      0x000000ff
+#define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT                     0
+static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)
+{
+       return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & 
A6XX_UCHE_CLIENT_PF_PERFSEL__MASK;
+}
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_0                       0x00000e1c
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_1                       0x00000e1d
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_2                       0x00000e1e
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_3                       0x00000e1f
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_4                       0x00000e20
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_5                       0x00000e21
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_6                       0x00000e22
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_7                       0x00000e23
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_8                       0x00000e24
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_9                       0x00000e25
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_10                      0x00000e26
+
+#define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_11                      0x00000e27
+
+#define REG_A6XX_SP_ADDR_MODE_CNTL                             0x0000ae01
+
+#define REG_A6XX_SP_NC_MODE_CNTL                               0x0000ae02
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_0                           0x0000ae10
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_1                           0x0000ae11
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_2                           0x0000ae12
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_3                           0x0000ae13
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_4                           0x0000ae14
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_5                           0x0000ae15
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_6                           0x0000ae16
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_7                           0x0000ae17
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_8                           0x0000ae18
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_9                           0x0000ae19
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_10                          0x0000ae1a
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_11                          0x0000ae1b
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_12                          0x0000ae1c
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_13                          0x0000ae1d
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_14                          0x0000ae1e
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_15                          0x0000ae1f
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_16                          0x0000ae20
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_17                          0x0000ae21
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_18                          0x0000ae22
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_19                          0x0000ae23
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_20                          0x0000ae24
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_21                          0x0000ae25
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_22                          0x0000ae26
+
+#define REG_A6XX_SP_PERFCTR_SP_SEL_23                          0x0000ae27
+
+#define REG_A6XX_TPL1_ADDR_MODE_CNTL                           0x0000b601
+
+#define REG_A6XX_TPL1_NC_MODE_CNTL                             0x0000b604
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_0                         0x0000b610
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_1                         0x0000b611
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_2                         0x0000b612
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_3                         0x0000b613
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_4                         0x0000b614
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_5                         0x0000b615
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_6                         0x0000b616
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_7                         0x0000b617
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_8                         0x0000b618
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_9                         0x0000b619
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_10                                
0x0000b61a
+
+#define REG_A6XX_TPL1_PERFCTR_TP_SEL_11                                
0x0000b61b
+
+#define REG_A6XX_VBIF_VERSION                                  0x00003000
+
+#define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN                                
0x0000302a
+
+#define REG_A6XX_VBIF_XIN_HALT_CTRL0                           0x00003080
+
+#define REG_A6XX_VBIF_XIN_HALT_CTRL1                           0x00003081
+
+#define REG_A6XX_VBIF_PERF_CNT_SEL0                            0x000030d0
+
+#define REG_A6XX_VBIF_PERF_CNT_SEL1                            0x000030d1
+
+#define REG_A6XX_VBIF_PERF_CNT_SEL2                            0x000030d2
+
+#define REG_A6XX_VBIF_PERF_CNT_SEL3                            0x000030d3
+
+#define REG_A6XX_VBIF_PERF_CNT_LOW0                            0x000030d8
+
+#define REG_A6XX_VBIF_PERF_CNT_LOW1                            0x000030d9
+
+#define REG_A6XX_VBIF_PERF_CNT_LOW2                            0x000030da
+
+#define REG_A6XX_VBIF_PERF_CNT_LOW3                            0x000030db
+
+#define REG_A6XX_VBIF_PERF_CNT_HIGH0                           0x000030e0
+
+#define REG_A6XX_VBIF_PERF_CNT_HIGH1                           0x000030e1
+
+#define REG_A6XX_VBIF_PERF_CNT_HIGH2                           0x000030e2
+
+#define REG_A6XX_VBIF_PERF_CNT_HIGH3                           0x000030e3
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_EN0                         0x00003100
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_EN1                         0x00003101
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_EN2                         0x00003102
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0                                
0x00003110
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1                                
0x00003111
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2                                
0x00003112
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0                       0x00003118
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1                       0x00003119
+
+#define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2                       0x0000311a
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A                      0x00018400
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B                      0x00018401
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C                      0x00018402
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D                      0x00018403
+#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK         0x000000ff
+#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT                0
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK       0x0000ff00
+#define A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT      8
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT                      0x00018404
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK            0x0000003f
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT           0
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK              0x00007000
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT             12
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK               0xf0000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT              28
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM                      0x00018405
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK             0x0f000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT            24
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0                     0x00018408
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1                     0x00018409
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2                     0x0001840a
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3                     0x0001840b
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0                    0x0001840c
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1                    0x0001840d
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2                    0x0001840e
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3                    0x0001840f
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0                    0x00018410
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK           0x0000000f
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT          0
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK           0x000000f0
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT          4
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK           0x00000f00
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT          8
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK           0x0000f000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT          12
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK           0x000f0000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT          16
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK           0x00f00000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT          20
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK           0x0f000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT          24
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK           0xf0000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT          28
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1                    0x00018411
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK           0x0000000f
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT          0
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK           0x000000f0
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT          4
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK          0x00000f00
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT         8
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK          0x0000f000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT         12
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK          0x000f0000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT         16
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK          0x00f00000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT         20
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK          0x0f000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT         24
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
+}
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK          0xf0000000
+#define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT         28
+static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
+{
+       return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & 
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
+}
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1                 0x0001842f
+
+#define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2                 0x00018430
+
+#define REG_A6XX_PDC_GPU_ENABLE_PDC                            0x00021140
+
+#define REG_A6XX_PDC_GPU_SEQ_START_ADDR                                
0x00021148
+
+#define REG_A6XX_PDC_GPU_TCS0_CONTROL                          0x00021540
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK                  0x00021541
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK           0x00021542
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID                       0x00021543
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR                                
0x00021544
+
+#define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA                                
0x00021545
+
+#define REG_A6XX_PDC_GPU_TCS1_CONTROL                          0x00021572
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK                  0x00021573
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK           0x00021574
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID                       0x00021575
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR                                
0x00021576
+
+#define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA                                
0x00021577
+
+#define REG_A6XX_PDC_GPU_TCS2_CONTROL                          0x000215a4
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK                  0x000215a5
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK           0x000215a6
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID                       0x000215a7
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR                                
0x000215a8
+
+#define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA                                
0x000215a9
+
+#define REG_A6XX_PDC_GPU_TCS3_CONTROL                          0x000215d6
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK                  0x000215d7
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK           0x000215d8
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID                       0x000215d9
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR                                
0x000215da
+
+#define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA                                
0x000215db
+
+#define REG_A6XX_PDC_GPU_SEQ_MEM_0                             0x000a0000
+
+
+#endif /* A6XX_XML */
diff --git a/drivers/gpu/drm/msm/adreno/a6xx_gmu.xml.h 
b/drivers/gpu/drm/msm/adreno/a6xx_gmu.xml.h
new file mode 100644
index 000000000000..ff0b1064f332
--- /dev/null
+++ b/drivers/gpu/drm/msm/adreno/a6xx_gmu.xml.h
@@ -0,0 +1,382 @@
+#ifndef A6XX_GMU_XML
+#define A6XX_GMU_XML
+
+/* Autogenerated file, DO NOT EDIT manually!
+
+This file was generated by the rules-ng-ng headergen tool in this git 
repository:
+http://github.com/freedreno/envytools/
+git clone https://github.com/freedreno/envytools.git
+
+The rules-ng-ng source files this header was generated from are:
+- /local3/projects/drm/envytools/rnndb//adreno.xml               (    501 
bytes, from 2017-11-20 17:36:01)
+- /local3/projects/drm/envytools/rnndb//freedreno_copyright.xml  (   1572 
bytes, from 2016-10-24 21:12:27)
+- /local3/projects/drm/envytools/rnndb//adreno/a2xx.xml          (  32901 
bytes, from 2016-10-24 21:12:27)
+- /local3/projects/drm/envytools/rnndb//adreno/adreno_common.xml (  11792 
bytes, from 2017-11-17 23:22:22)
+- /local3/projects/drm/envytools/rnndb//adreno/adreno_pm4.xml    (  17205 
bytes, from 2017-11-17 23:22:22)
+- /local3/projects/drm/envytools/rnndb//adreno/a3xx.xml          (  83693 
bytes, from 2017-11-17 23:22:22)
+- /local3/projects/drm/envytools/rnndb//adreno/a4xx.xml          ( 110372 
bytes, from 2017-11-17 23:22:22)
+- /local3/projects/drm/envytools/rnndb//adreno/a5xx.xml          (  66793 
bytes, from 2017-11-17 23:22:22)
+- /local3/projects/drm/envytools/rnndb//adreno/a6xx.xml          (  44551 
bytes, from 2017-11-20 19:30:19)
+- /local3/projects/drm/envytools/rnndb//adreno/a6xx_gmu.xml      (  10431 
bytes, from 2017-11-20 17:59:44)
+- /local3/projects/drm/envytools/rnndb//adreno/ocmem.xml         (   1773 
bytes, from 2016-10-24 21:12:27)
+
+Copyright (C) 2013-2017 by the following authors:
+- Rob Clark <robdcl...@gmail.com> (robclark)
+- Ilia Mirkin <imir...@alum.mit.edu> (imirkin)
+
+Permission is hereby granted, free of charge, to any person obtaining
+a copy of this software and associated documentation files (the
+"Software"), to deal in the Software without restriction, including
+without limitation the rights to use, copy, modify, merge, publish,
+distribute, sublicense, and/or sell copies of the Software, and to
+permit persons to whom the Software is furnished to do so, subject to
+the following conditions:
+
+The above copyright notice and this permission notice (including the
+next paragraph) shall be included in all copies or substantial
+portions of the Software.
+
+THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
+EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
+MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
+IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
+LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
+OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
+WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
+*/
+
+
+#define A6XX_GMU_GPU_IDLE_STATUS_BUSY_IGN_AHB                  0x00800000
+#define A6XX_GMU_GPU_IDLE_STATUS_CX_GX_CPU_BUSY_IGN_AHB                
0x40000000
+#define A6XX_GMU_OOB_BOOT_SLUMBER_SET_MASK                     0x00400000
+#define A6XX_GMU_OOB_BOOT_SLUMBER_CHECK_MASK                   0x40000000
+#define A6XX_GMU_OOB_BOOT_SLUMBER_CLEAR_MASK                   0x40000000
+#define A6XX_GMU_OOB_DCVS_SET_MASK                             0x00800000
+#define A6XX_GMU_OOB_DCVS_CHECK_MASK                           0x80000000
+#define A6XX_GMU_OOB_DCVS_CLEAR_MASK                           0x80000000
+#define A6XX_GMU_OOB_GPU_SET_MASK                              0x00040000
+#define A6XX_GMU_OOB_GPU_CHECK_MASK                            0x04000000
+#define A6XX_GMU_OOB_GPU_CLEAR_MASK                            0x04000000
+#define A6XX_GMU_OOB_PERFCNTR_SET_MASK                         0x00020000
+#define A6XX_GMU_OOB_PERFCNTR_CHECK_MASK                       0x02000000
+#define A6XX_GMU_OOB_PERFCNTR_CLEAR_MASK                       0x02000000
+#define A6XX_HFI_IRQ_MSGQ_MASK                                 0x00000001
+#define A6XX_HFI_IRQ_DSGQ_MASK                                 0x00000002
+#define A6XX_HFI_IRQ_BLOCKED_MSG_MASK                          0x00000004
+#define A6XX_HFI_IRQ_CM3_FAULT_MASK                            0x00800000
+#define A6XX_HFI_IRQ_GMU_ERR_MASK__MASK                                
0x007f0000
+#define A6XX_HFI_IRQ_GMU_ERR_MASK__SHIFT                       16
+static inline uint32_t A6XX_HFI_IRQ_GMU_ERR_MASK(uint32_t val)
+{
+       return ((val) << A6XX_HFI_IRQ_GMU_ERR_MASK__SHIFT) & 
A6XX_HFI_IRQ_GMU_ERR_MASK__MASK;
+}
+#define A6XX_HFI_IRQ_OOB_MASK__MASK                            0xff000000
+#define A6XX_HFI_IRQ_OOB_MASK__SHIFT                           24
+static inline uint32_t A6XX_HFI_IRQ_OOB_MASK(uint32_t val)
+{
+       return ((val) << A6XX_HFI_IRQ_OOB_MASK__SHIFT) & 
A6XX_HFI_IRQ_OOB_MASK__MASK;
+}
+#define A6XX_HFI_H2F_IRQ_MASK_BIT                              0x00000001
+#define REG_A6XX_GPU_GMU_GX_SPTPRAC_CLOCK_CONTROL              0x00000080
+
+#define REG_A6XX_GMU_GX_SPTPRAC_POWER_CONTROL                  0x00000081
+
+#define REG_A6XX_GMU_CM3_ITCM_START                            0x00000c00
+
+#define REG_A6XX_GMU_CM3_DTCM_START                            0x00001c00
+
+#define REG_A6XX_GMU_NMI_CONTROL_STATUS                                
0x000023f0
+
+#define REG_A6XX_GMU_BOOT_SLUMBER_OPTION                       0x000023f8
+
+#define REG_A6XX_GMU_GX_VOTE_IDX                               0x000023f9
+
+#define REG_A6XX_GMU_MX_VOTE_IDX                               0x000023fa
+
+#define REG_A6XX_GMU_DCVS_ACK_OPTION                           0x000023fc
+
+#define REG_A6XX_GMU_DCVS_PERF_SETTING                         0x000023fd
+
+#define REG_A6XX_GMU_DCVS_BW_SETTING                           0x000023fe
+
+#define REG_A6XX_GMU_DCVS_RETURN                               0x000023ff
+
+#define REG_A6XX_GMU_SYS_BUS_CONFIG                            0x00004c0f
+
+#define REG_A6XX_GMU_CM3_SYSRESET                              0x00005000
+
+#define REG_A6XX_GMU_CM3_BOOT_CONFIG                           0x00005001
+
+#define REG_A6XX_GMU_CM3_FW_BUSY                               0x0000501a
+
+#define REG_A6XX_GMU_CM3_FW_INIT_RESULT                                
0x0000501c
+
+#define REG_A6XX_GMU_CM3_CFG                                   0x0000502d
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_ENABLE               0x00005040
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_SELECT_0             0x00005041
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_SELECT_1             0x00005042
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_0_L            0x00005044
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_0_H            0x00005045
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_1_L            0x00005046
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_1_H            0x00005047
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_2_L            0x00005048
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_2_H            0x00005049
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_3_L            0x0000504a
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_3_H            0x0000504b
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_4_L            0x0000504c
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_4_H            0x0000504d
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_5_L            0x0000504e
+
+#define REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_5_H            0x0000504f
+
+#define REG_A6XX_GMU_PWR_COL_INTER_FRAME_CTRL                  0x000050c0
+#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_IFPC_ENABLE          0x00000001
+#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_HM_POWER_COLLAPSE_ENABLE     
0x00000002
+#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_SPTPRAC_POWER_CONTROL_ENABLE 
0x00000004
+#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS__MASK 0x00003c00
+#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS__SHIFT        10
+static inline uint32_t 
A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS(uint32_t val)
+{
+       return ((val) << 
A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS__SHIFT) & 
A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_NUM_PASS_SKIPS__MASK;
+}
+#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH__MASK        
0xffffc000
+#define A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH__SHIFT       14
+static inline uint32_t 
A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH(uint32_t val)
+{
+       return ((val) << 
A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH__SHIFT) & 
A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_MIN_PASS_LENGTH__MASK;
+}
+
+#define REG_A6XX_GMU_PWR_COL_INTER_FRAME_HYST                  0x000050c1
+
+#define REG_A6XX_GMU_PWR_COL_SPTPRAC_HYST                      0x000050c2
+
+#define REG_A6XX_GMU_SPTPRAC_PWR_CLK_STATUS                    0x000050d0
+#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWERING_OFF      
0x00000001
+#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWERING_ON       
0x00000002
+#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWER_ON  0x00000004
+#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWER_OFF 0x00000008
+#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SP_CLOCK_OFF           0x00000010
+#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_GMU_UP_POWER_STATE     0x00000020
+#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_GX_HM_GDSC_POWER_OFF   0x00000040
+#define A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_GX_HM_CLK_OFF          0x00000080
+
+#define REG_A6XX_GMU_GPU_NAP_CTRL                              0x000050e4
+#define A6XX_GMU_GPU_NAP_CTRL_HW_NAP_ENABLE                    0x00000001
+#define A6XX_GMU_GPU_NAP_CTRL_SID__MASK                                
0x000001f0
+#define A6XX_GMU_GPU_NAP_CTRL_SID__SHIFT                       4
+static inline uint32_t A6XX_GMU_GPU_NAP_CTRL_SID(uint32_t val)
+{
+       return ((val) << A6XX_GMU_GPU_NAP_CTRL_SID__SHIFT) & 
A6XX_GMU_GPU_NAP_CTRL_SID__MASK;
+}
+
+#define REG_A6XX_GMU_RPMH_CTRL                                 0x000050e8
+#define A6XX_GMU_RPMH_CTRL_RPMH_INTERFACE_ENABLE               0x00000001
+#define A6XX_GMU_RPMH_CTRL_LLC_VOTE_ENABLE                     0x00000010
+#define A6XX_GMU_RPMH_CTRL_DDR_VOTE_ENABLE                     0x00000100
+#define A6XX_GMU_RPMH_CTRL_MX_VOTE_ENABLE                      0x00000200
+#define A6XX_GMU_RPMH_CTRL_CX_VOTE_ENABLE                      0x00000400
+#define A6XX_GMU_RPMH_CTRL_GFX_VOTE_ENABLE                     0x00000800
+#define A6XX_GMU_RPMH_CTRL_DDR_MIN_VOTE_ENABLE                 0x00001000
+#define A6XX_GMU_RPMH_CTRL_MX_MIN_VOTE_ENABLE                  0x00002000
+#define A6XX_GMU_RPMH_CTRL_CX_MIN_VOTE_ENABLE                  0x00004000
+#define A6XX_GMU_RPMH_CTRL_GFX_MIN_VOTE_ENABLE                 0x00008000
+
+#define REG_A6XX_GMU_RPMH_HYST_CTRL                            0x000050e9
+
+#define REG_A6XX_GPU_GMU_CX_GMU_RPMH_POWER_STATE               0x000050ec
+
+#define REG_A6XX_GMU_BOOT_KMD_LM_HANDSHAKE                     0x000051f0
+
+#define REG_A6XX_GMU_LLM_GLM_SLEEP_CTRL                                
0x00005157
+
+#define REG_A6XX_GMU_LLM_GLM_SLEEP_STATUS                      0x00005158
+
+#define REG_A6XX_GMU_ALWAYS_ON_COUNTER_L                       0x00005088
+
+#define REG_A6XX_GMU_ALWAYS_ON_COUNTER_H                       0x00005089
+
+#define REG_A6XX_GMU_GMU_PWR_COL_KEEPALIVE                     0x000050c3
+
+#define REG_A6XX_GMU_HFI_CTRL_STATUS                           0x00005180
+
+#define REG_A6XX_GMU_HFI_VERSION_INFO                          0x00005181
+
+#define REG_A6XX_GMU_HFI_SFR_ADDR                              0x00005182
+
+#define REG_A6XX_GMU_HFI_MMAP_ADDR                             0x00005183
+
+#define REG_A6XX_GMU_HFI_QTBL_INFO                             0x00005184
+
+#define REG_A6XX_GMU_HFI_QTBL_ADDR                             0x00005185
+
+#define REG_A6XX_GMU_HFI_CTRL_INIT                             0x00005186
+
+#define REG_A6XX_GMU_GMU2HOST_INTR_SET                         0x00005190
+
+#define REG_A6XX_GMU_GMU2HOST_INTR_CLR                         0x00005191
+
+#define REG_A6XX_GMU_GMU2HOST_INTR_INFO                                
0x00005192
+#define A6XX_GMU_GMU2HOST_INTR_INFO_MSGQ                       0x00000001
+#define A6XX_GMU_GMU2HOST_INTR_INFO_CM3_FAULT                  0x00800000
+
+#define REG_A6XX_GMU_GMU2HOST_INTR_MASK                                
0x00005193
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_SET                         0x00005194
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_CLR                         0x00005195
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_RAW_INFO                    0x00005196
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_EN_0                                
0x00005197
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_EN_1                                
0x00005198
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_EN_2                                
0x00005199
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_EN_3                                
0x0000519a
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_INFO_0                      0x0000519b
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_INFO_1                      0x0000519c
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_INFO_2                      0x0000519d
+
+#define REG_A6XX_GMU_HOST2GMU_INTR_INFO_3                      0x0000519e
+
+#define REG_A6XX_GMU_GENERAL_1                                 0x000051c6
+
+#define REG_A6XX_GMU_GENERAL_7                                 0x000051cc
+
+#define REG_A6XX_GMU_ISENSE_CTRL                               0x0000515d
+
+#define REG_A6XX_GPU_CS_ENABLE_REG                             0x00008920
+
+#define REG_A6XX_GPU_GMU_CX_GMU_ISENSE_CTRL                    0x0000515d
+
+#define REG_A6XX_GPU_CS_AMP_CALIBRATION_CONTROL3               0x00008578
+
+#define REG_A6XX_GPU_CS_AMP_CALIBRATION_CONTROL2               0x00008558
+
+#define REG_A6XX_GPU_CS_A_SENSOR_CTRL_0                                
0x00008580
+
+#define REG_A6XX_GPU_CS_A_SENSOR_CTRL_2                                
0x00027ada
+
+#define REG_A6XX_GPU_CS_SENSOR_GENERAL_STATUS                  0x0000881a
+
+#define REG_A6XX_GPU_CS_AMP_CALIBRATION_CONTROL1               0x00008957
+
+#define REG_A6XX_GPU_CS_SENSOR_GENERAL_STATUS                  0x0000881a
+
+#define REG_A6XX_GPU_CS_AMP_CALIBRATION_STATUS1_0              0x0000881d
+
+#define REG_A6XX_GPU_CS_AMP_CALIBRATION_STATUS1_2              0x0000881f
+
+#define REG_A6XX_GPU_CS_AMP_CALIBRATION_STATUS1_4              0x00008821
+
+#define REG_A6XX_GPU_CS_AMP_CALIBRATION_DONE                   0x00008965
+
+#define REG_A6XX_GPU_CS_AMP_PERIOD_CTRL                                
0x0000896d
+
+#define REG_A6XX_GPU_CS_AMP_CALIBRATION_DONE                   0x00008965
+
+#define REG_A6XX_GPU_GMU_CX_GMU_PWR_THRESHOLD                  0x0000514d
+
+#define REG_A6XX_GMU_AO_INTERRUPT_EN                           0x00009303
+
+#define REG_A6XX_GMU_AO_HOST_INTERRUPT_CLR                     0x00009304
+
+#define REG_A6XX_GMU_AO_HOST_INTERRUPT_STATUS                  0x00009305
+#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_WDOG_BITE            0x00000001
+#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_RSCC_COMP            0x00000002
+#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_VDROOP               0x00000004
+#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_FENCE_ERR            0x00000008
+#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_DBD_WAKEUP           0x00000010
+#define A6XX_GMU_AO_HOST_INTERRUPT_STATUS_HOST_AHB_BUS_ERROR   0x00000020
+
+#define REG_A6XX_GMU_AO_HOST_INTERRUPT_MASK                    0x00009306
+
+#define REG_A6XX_GPU_GMU_AO_GMU_CGC_MODE_CNTL                  0x00009309
+
+#define REG_A6XX_GPU_GMU_AO_GMU_CGC_DELAY_CNTL                 0x0000930a
+
+#define REG_A6XX_GPU_GMU_AO_GMU_CGC_HYST_CNTL                  0x0000930b
+
+#define REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS                 0x0000930c
+#define A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS_GPUBUSYIGNAHB       0x00800000
+
+#define REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS2                        
0x0000930d
+
+#define REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_MASK                   0x0000930e
+
+#define REG_A6XX_GMU_AO_AHB_FENCE_CTRL                         0x00009310
+
+#define REG_A6XX_GMU_AHB_FENCE_STATUS                          0x00009313
+
+#define REG_A6XX_GMU_RBBM_INT_UNMASKED_STATUS                  0x00009315
+
+#define REG_A6XX_GMU_AO_SPARE_CNTL                             0x00009316
+
+#define REG_A6XX_GPU_RSCC_RSC_STATUS0_DRV0                     0x00008c04
+
+#define REG_A6XX_GMU_RSCC_CONTROL_REQ                          0x00009307
+
+#define REG_A6XX_GMU_RSCC_CONTROL_ACK                          0x00009308
+
+#define REG_A6XX_GMU_AHB_FENCE_RANGE_0                         0x00009311
+
+#define REG_A6XX_GMU_AHB_FENCE_RANGE_1                         0x00009312
+
+#define REG_A6XX_GPU_CC_GX_GDSCR                               0x00009c03
+
+#define REG_A6XX_GPU_CC_GX_DOMAIN_MISC                         0x00009d42
+
+#define REG_A6XX_RSCC_PDC_SEQ_START_ADDR                       0x00008c08
+
+#define REG_A6XX_RSCC_PDC_MATCH_VALUE_LO                       0x00008c09
+
+#define REG_A6XX_RSCC_PDC_MATCH_VALUE_HI                       0x00008c0a
+
+#define REG_A6XX_RSCC_PDC_SLAVE_ID_DRV0                                
0x00008c0b
+
+#define REG_A6XX_RSCC_HIDDEN_TCS_CMD0_ADDR                     0x00008c0d
+
+#define REG_A6XX_RSCC_HIDDEN_TCS_CMD0_DATA                     0x00008c0e
+
+#define REG_A6XX_RSCC_TIMESTAMP_UNIT0_TIMESTAMP_L_DRV0         0x00008c82
+
+#define REG_A6XX_RSCC_TIMESTAMP_UNIT0_TIMESTAMP_H_DRV0         0x00008c83
+
+#define REG_A6XX_RSCC_TIMESTAMP_UNIT1_EN_DRV0                  0x00008c89
+
+#define REG_A6XX_RSCC_TIMESTAMP_UNIT1_OUTPUT_DRV0              0x00008c8c
+
+#define REG_A6XX_RSCC_OVERRIDE_START_ADDR                      0x00008d00
+
+#define REG_A6XX_RSCC_SEQ_BUSY_DRV0                            0x00008d01
+
+#define REG_A6XX_RSCC_SEQ_MEM_0_DRV0                           0x00008d80
+
+#define REG_A6XX_RSCC_TCS0_DRV0_STATUS                         0x00008f46
+
+#define REG_A6XX_RSCC_TCS1_DRV0_STATUS                         0x000090ae
+
+#define REG_A6XX_RSCC_TCS2_DRV0_STATUS                         0x00009216
+
+#define REG_A6XX_RSCC_TCS3_DRV0_STATUS                         0x0000937e
+
+
+#endif /* A6XX_GMU_XML */
-- 
2.17.1

_______________________________________________
dri-devel mailing list
dri-devel@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/dri-devel

Reply via email to