-----------------------------------------------------------
This is an automatically generated e-mail. To reply, visit:
http://reviews.gem5.org/r/1031/#review2117
-----------------------------------------------------------


Made style changes in regards to commented out code, and dead code.  I have yet 
to perform performance tests.  Will get to that ASAP and post test results here.

- Geoffrey Blake


On Feb. 10, 2012, 3:24 p.m., Geoffrey Blake wrote:
> 
> -----------------------------------------------------------
> This is an automatically generated e-mail. To reply, visit:
> http://reviews.gem5.org/r/1031/
> -----------------------------------------------------------
> 
> (Updated Feb. 10, 2012, 3:24 p.m.)
> 
> 
> Review request for Default.
> 
> 
> Description
> -------
> 
> CheckerCPU: Make CheckerCPU runtime selectable instead of compile selectable
> 
> Enables the CheckerCPU to be enabled at runtime with the --checker option
> from the configs/example/fs.py and configs/example/se.py configuration
> files.  Also merges with the SE/FS changes.
> 
> 
> Diffs
> -----
> 
>   SConstruct 8f354c5a1634 
>   configs/common/Options.py 8f354c5a1634 
>   configs/common/Simulation.py 8f354c5a1634 
>   configs/example/fs.py 8f354c5a1634 
>   configs/example/se.py 8f354c5a1634 
>   src/arch/SConscript 8f354c5a1634 
>   src/arch/arm/isa.cc 8f354c5a1634 
>   src/arch/arm/utility.cc 8f354c5a1634 
>   src/cpu/BaseCPU.py 8f354c5a1634 
>   src/cpu/SConscript 8f354c5a1634 
>   src/cpu/base.cc 8f354c5a1634 
>   src/cpu/base_dyn_inst.hh 8f354c5a1634 
>   src/cpu/base_dyn_inst_impl.hh 8f354c5a1634 
>   src/cpu/checker/cpu.cc 8f354c5a1634 
>   src/cpu/checker/cpu_impl.hh 8f354c5a1634 
>   src/cpu/checker/thread_context.hh 8f354c5a1634 
>   src/cpu/o3/O3CPU.py 8f354c5a1634 
>   src/cpu/o3/SConscript 8f354c5a1634 
>   src/cpu/o3/commit_impl.hh 8f354c5a1634 
>   src/cpu/o3/cpu.hh 8f354c5a1634 
>   src/cpu/o3/cpu.cc 8f354c5a1634 
>   src/cpu/o3/cpu_builder.cc 8f354c5a1634 
>   src/cpu/o3/dyn_inst_impl.hh 8f354c5a1634 
>   src/cpu/o3/fetch_impl.hh 8f354c5a1634 
>   src/cpu/o3/iew_impl.hh 8f354c5a1634 
>   src/cpu/o3/lsq_unit_impl.hh 8f354c5a1634 
>   src/cpu/o3/thread_context.hh 8f354c5a1634 
>   src/cpu/o3/thread_context_impl.hh 8f354c5a1634 
>   src/cpu/ozone/OzoneCPU.py 8f354c5a1634 
>   src/cpu/ozone/SConscript 8f354c5a1634 
>   src/cpu/ozone/cpu_impl.hh 8f354c5a1634 
>   src/cpu/ozone/front_end_impl.hh 8f354c5a1634 
>   src/cpu/ozone/lw_back_end_impl.hh 8f354c5a1634 
>   src/cpu/ozone/lw_lsq_impl.hh 8f354c5a1634 
>   src/cpu/simple/BaseSimpleCPU.py 8f354c5a1634 
>   src/cpu/simple/base.hh 8f354c5a1634 
>   src/cpu/simple/base.cc 8f354c5a1634 
>   src/cpu/simple_thread.hh 8f354c5a1634 
>   src/cpu/thread_context.hh 8f354c5a1634 
> 
> Diff: http://reviews.gem5.org/r/1031/diff/diff
> 
> 
> Testing
> -------
> 
> Compiles with ARM ISA.
> Boots linux with O3 model attached to Checker in FS mode.
> Runs simple HelloWorld in SE mode.
> 
> 
> Thanks,
> 
> Geoffrey Blake
> 
>

_______________________________________________
gem5-dev mailing list
[email protected]
http://m5sim.org/mailman/listinfo/gem5-dev

Reply via email to