Add a few new SSE/AVX/AVX512 instruction groups/features for enumeration
in /proc/cpuinfo: AVX512_VBMI2, GFNI, VAES, VPCLMULQDQ, AVX512_VNNI,
AVX512_BITALG.

CPUID.(EAX=7,ECX=0):ECX[bit 6]  AVX512_VBMI2
CPUID.(EAX=7,ECX=0):ECX[bit 8]  GFNI
CPUID.(EAX=7,ECX=0):ECX[bit 9]  VAES
CPUID.(EAX=7,ECX=0):ECX[bit 10] VPCLMULQDQ
CPUID.(EAX=7,ECX=0):ECX[bit 11] AVX512_VNNI
CPUID.(EAX=7,ECX=0):ECX[bit 12] AVX512_BITALG

Detailed information of cpuid bits for these features can be found
in the Intel Architecture Instruction Set Extensions and Future Features
Programming Interface document (refer to Table 1-1. and Table 1-2.).
A copy of this document is available at
https://bugzilla.kernel.org/show_bug.cgi?id=197239

Cc: Thomas Gleixner <t...@linutronix.de>
Cc: Andi Kleen <andi.kl...@intel.com>
Cc: Ravi Shankar <ravi.v.shan...@intel.com>
Cc: Fenghua Yu <fenghua...@intel.com>
Cc: Ricardo Neri <ricardo.n...@intel.com>
Cc: Yang Zhong <yang.zh...@intel.com>
Signed-off-by: Gayatri Kammela <gayatri.kamm...@intel.com>
---
Changes since v1:
1) Rebased against the tip tree and so removed all the setup_clear flags

 arch/x86/include/asm/cpufeatures.h | 6 ++++++
 arch/x86/kernel/cpu/cpuid-deps.c   | 6 ++++++
 2 files changed, 12 insertions(+)

diff --git a/arch/x86/include/asm/cpufeatures.h 
b/arch/x86/include/asm/cpufeatures.h
index 401a70992060..b0556f882aa8 100644
--- a/arch/x86/include/asm/cpufeatures.h
+++ b/arch/x86/include/asm/cpufeatures.h
@@ -299,6 +299,12 @@
 #define X86_FEATURE_AVX512VBMI  (16*32+ 1) /* AVX512 Vector Bit Manipulation 
instructions*/
 #define X86_FEATURE_PKU                (16*32+ 3) /* Protection Keys for 
Userspace */
 #define X86_FEATURE_OSPKE      (16*32+ 4) /* OS Protection Keys Enable */
+#define X86_FEATURE_AVX512_VBMI2 (16*32+ 6) /* Additional AVX512 Vector Bit 
Manipulation Instructions */
+#define X86_FEATURE_GFNI       (16*32+ 8) /* Galois Field New Instructions */
+#define X86_FEATURE_VAES       (16*32+ 9) /* Vector AES */
+#define X86_FEATURE_VPCLMULQDQ (16*32+ 10) /* Carry-Less Multiplication Double 
Quadword */
+#define X86_FEATURE_AVX512_VNNI (16*32+ 11) /* Vector Neural Network 
Instructions */
+#define X86_FEATURE_AVX512_BITALG (16*32+12) /* Support for VPOPCNT[B,W] and 
VPSHUF-BITQMB */
 #define X86_FEATURE_AVX512_VPOPCNTDQ (16*32+14) /* POPCNT for vectors of DW/QW 
*/
 #define X86_FEATURE_LA57       (16*32+16) /* 5-level page tables */
 #define X86_FEATURE_RDPID      (16*32+22) /* RDPID instruction */
diff --git a/arch/x86/kernel/cpu/cpuid-deps.c b/arch/x86/kernel/cpu/cpuid-deps.c
index c1d49842a411..c21f22d836ad 100644
--- a/arch/x86/kernel/cpu/cpuid-deps.c
+++ b/arch/x86/kernel/cpu/cpuid-deps.c
@@ -50,6 +50,12 @@ const static struct cpuid_dep cpuid_deps[] = {
        { X86_FEATURE_AVX512BW,         X86_FEATURE_AVX512F   },
        { X86_FEATURE_AVX512VL,         X86_FEATURE_AVX512F   },
        { X86_FEATURE_AVX512VBMI,       X86_FEATURE_AVX512F   },
+       { X86_FEATURE_AVX512_VBMI2,     X86_FEATURE_AVX512VL  },
+       { X86_FEATURE_GFNI,             X86_FEATURE_AVX512VL  },
+       { X86_FEATURE_VAES,             X86_FEATURE_AVX512VL  },
+       { X86_FEATURE_VPCLMULQDQ,       X86_FEATURE_AVX512VL  },
+       { X86_FEATURE_AVX512_VNNI,      X86_FEATURE_AVX512VL  },
+       { X86_FEATURE_AVX512_BITALG,    X86_FEATURE_AVX512VL  },
        { X86_FEATURE_AVX512_4VNNIW,    X86_FEATURE_AVX512F   },
        { X86_FEATURE_AVX512_4FMAPS,    X86_FEATURE_AVX512F   },
        { X86_FEATURE_AVX512_VPOPCNTDQ, X86_FEATURE_AVX512F   },
-- 
2.7.4

Reply via email to