From: Peng Fan <peng....@nxp.com>

Enable MU0_B clk by default. When M33 image is loaded by Jlink,
the previous method not enable MU0_B clk and not able to communicate
with M33, so let's enable it by default.

And we not put it under kernel dts, because it conflicts with i.MX8QM
suspend/resume logic which requires large change.

Reviewed-by: Ye Li <ye...@nxp.com>
Reviewed-by: Jacky Bai <ping....@nxp.com>
Signed-off-by: Peng Fan <peng....@nxp.com>
---
 arch/arm/mach-imx/imx8ulp/clock.c | 3 +++
 arch/arm/mach-imx/imx8ulp/soc.c   | 3 ---
 2 files changed, 3 insertions(+), 3 deletions(-)

diff --git a/arch/arm/mach-imx/imx8ulp/clock.c 
b/arch/arm/mach-imx/imx8ulp/clock.c
index cc13ccd5ea..398d8c849f 100644
--- a/arch/arm/mach-imx/imx8ulp/clock.c
+++ b/arch/arm/mach-imx/imx8ulp/clock.c
@@ -214,6 +214,9 @@ void clock_init_late(void)
                pcc_reset_peripheral(4, SDHC2_PCC4_SLOT, false);
        }
 
+       /* enable MU0_MUB clock before access the register of MU0_MUB */
+       pcc_clock_enable(3, MU0_B_PCC3_SLOT, true);
+
        /*
         * Enable clock division
         * TODO: may not needed after ROM ready.
diff --git a/arch/arm/mach-imx/imx8ulp/soc.c b/arch/arm/mach-imx/imx8ulp/soc.c
index b4f0ca6a2e..e95a159147 100644
--- a/arch/arm/mach-imx/imx8ulp/soc.c
+++ b/arch/arm/mach-imx/imx8ulp/soc.c
@@ -155,9 +155,6 @@ int m33_image_handshake(ulong timeout_ms)
        int ret;
        ulong timeout_us = timeout_ms * 1000;
 
-       /* enable MU0_MUB clock before access the register of MU0_MUB */
-       pcc_clock_enable(3, MU0_B_PCC3_SLOT, true);
-
        /* Notify m33 that it's ready to do init srtm(enable mu receive 
interrupt and so on) */
        setbits_le32(MU0_B_BASE_ADDR + 0x100, BIT(0)); /* set FCR F0 flag of 
MU0_MUB */
 
-- 
2.30.0

Reply via email to