On Fri, Feb 12, 2021 at 03:06:41PM +0100, Bjarni Jonasson wrote: > At Power-On Reset, transients may cause the LCPLL to lock onto a > clock that is momentarily unstable. This is normally seen in QSGMII > setups where the higher speed 6G SerDes is being used. > This patch adds an initial LCPLL Reset to the PHY (first instance) > to avoid this issue.
Hi Bjarni https://www.kernel.org/doc/html/latest/process/stable-kernel-rules.html These patches are rather large for stable, and not obviously correct. There these problems hitting real users running stable kernels? Or is it so broken it never really worked? Andrew