Reference my earlier postings titled "SI532X Chips Close In Spurs (Somewhat Long)". There are many sets of register values that will get you the same output frequency and the clock builder may not give you an optimal set for phase noise and spurs. I created a spreadsheet to calculate other sets of values and chose one that worked the best. I just did it through trial and error of the different sets of values I came up with until I found one with low spurs.
73, Mark W7MLG On Mon, Jan 29, 2018 at 4:16 PM, John Ackermann N8UR <j...@febo.com> wrote: > On 01/29/2018 04:54 PM, Chris Caudle wrote: > >> On Mon, January 29, 2018 2:38 pm, John Ackermann N8UR wrote: >> >>> The close-in phase noise is quite amazing, but the floor is much worse >>> than in free-run mode. >>> >> >> That phase noise plot doesn't look quite right, what PLL bandwidth did you >> set? >> > > Sorry for the earlier null reply. I just used the settings that the > ClockBuilder software came up with (which IIRC don't offer any choices > about loop bandwidth in the "wizard"). I haven't yet dug into the register > options, but I'm sure that there are ways to optimize. > > John > > _______________________________________________ > time-nuts mailing list -- time-nuts@febo.com > To unsubscribe, go to https://www.febo.com/cgi-bin/m > ailman/listinfo/time-nuts > and follow the instructions there. > _______________________________________________ time-nuts mailing list -- time-nuts@febo.com To unsubscribe, go to https://www.febo.com/cgi-bin/mailman/listinfo/time-nuts and follow the instructions there.