Re: [USRP-users] Detecting and sampling short bursts of signals at full sampling rate of USRP X310 for longer period of time

2018-07-09 Thread Tarik Kazaz via USRP-users
benefits if the FPGA DSP could limit the number of samples that are actually sent to the host, but it is an efficiency gain you likely don't need. Regards, Derek On Mon, Jul 9, 2018 at 11:01 AM, Tarik Kazaz via USRP-users mailto:usrp-users@lists.ettus.com>> wrote: Hi All, I am giving u

Re: [USRP-users] RFNoC FIR filter block - filter taps

2018-07-05 Thread Tarik Kazaz via USRP-users
Hi Nives, It is not clear for me what is your issue. However, based on what you have wrote I think you have issue with Implementing and understanding decimation. Here is short explanation what is decimation. With decimation of digital signal you are removing some samples of your signal in

Re: [USRP-users] Streaming and storing signals of full BW of 2x UBX-160 cards to PC in file

2018-06-27 Thread Tarik Kazaz via USRP-users
yway does probably help physically, too. Best regards, Marcus On Wed, 2018-06-27 at 08:30 +, Tarik Kazaz via USRP-users wrote: > Hi All, > > I did further research on issues related to streaming and storing IQ > samples from USRP X310 (with UBX-160) sampling at 200Msps to PC. &

Re: [USRP-users] Streaming and storing signals of full BW of 2x UBX-160 cards to PC in file

2018-06-27 Thread Tarik Kazaz via USRP-users
Hi All, I did further research on issues related to streaming and storing IQ samples from USRP X310 (with UBX-160) sampling at 200Msps to PC. The connection between USRP X310 and PC would be over two (2) 10 Gigabit Ethernet interface. Based on my calculations writing speed to the memory of

Re: [USRP-users] RF_NoC fosphor issue (Source IO size "8" does not match sink IO size "8192".)

2018-03-19 Thread Tarik Kazaz via USRP-users
n, it will bypass this warning and run the flowgraph. Regards, Nate Temple On Mon, Mar 19, 2018 at 8:59 AM, Tarik Kazaz via USRP-users <usrp-users@lists.ettus.com<mailto:usrp-users@lists.ettus.com>> wrote: Hi All, I am using USRP X310 with UBX-160MHz. I tried to run RFN

[USRP-users] RF_NoC fosphor issue (Source IO size "8" does not match sink IO size "8192")

2018-03-19 Thread Tarik Kazaz via USRP-users
Hi All, I am using USRP X310 with UBX-160MHz. I tried to run RFNoC fosphor demo, however I am getting errors related to connection of RFNoC:Radio to RFNoC: DDC and to RFNoC:Window (Source IO size "8" does not match sink IO size "8192"). I found this discussion on mailing list (from 2016)

[USRP-users] RF_NoC fosphor issue (Source IO size "8" does not match sink IO size "8192".)

2018-03-19 Thread Tarik Kazaz via USRP-users
Hi All, I am using USRP X310 with UBX-160MHz. I tried to run RFNoC fosphor demo, however I am getting errors related to connection of RFNoC:Radio to RFNoC: DDC and to RFNoC:Window (Source IO size "8" does not match sink IO size "8192"). I found this discussion on mailing list (from 2016)

[USRP-users] USING USRP Xseries as clock master

2018-02-14 Thread Tarik Kazaz via USRP-users
Hello everyone, I am considering to synchronize several USRPs Xseries. However, I have only one device with integrated GPS disciplined oscillator. I am wondering whether it is possible to use the device with GPS disciplined oscillator as a master clock source? What is the output of REF Out

Re: [USRP-users] NI USRP / PCIe interface and RFNoC FPGA images

2018-01-30 Thread Tarik Kazaz via USRP-users
s on receive, you would need to use both 10 GigE connections. https://kb.ettus.com/X300/X310#Choosing_a_Host_Interface Regards, Derek On Tue, Jan 30, 2018 at 10:01 AM, Tarik Kazaz via USRP-users <usrp-users@lists.ettus.com<mailto:usrp-users@lists.ettus.com>> wrote: Hello Martin, I hope I

Re: [USRP-users] NI USRP / PCIe interface and RFNoC FPGA images

2018-01-30 Thread Tarik Kazaz via USRP-users
igE. In order to get the full bandwidth of the X3x0, which is 2x 200 MS/s on receive, you would need to use both 10 GigE connections. https://kb.ettus.com/X300/X310#Choosing_a_Host_Interface Regards, Derek On Tue, Jan 30, 2018 at 10:01 AM, Tarik Kazaz via USRP-users <usrp-users@lists.ettu

Re: [USRP-users] NI USRP / PCIe interface and RFNoC FPGA images

2018-01-30 Thread Tarik Kazaz via USRP-users
rs@lists.ettus.com > Subject: Re: [USRP-users] NI USRP / PCIe interface and RFNoC FPGA images > > On 01/29/2018 07:37 PM, Tarik Kazaz via USRP-users wrote: >> Hello everyone, >> >> >> >> I am just starting to use RFNoC and I am a bit confused with hardware >

[USRP-users] NI USRP / PCIe interface and RFNoC FPGA images

2018-01-29 Thread Tarik Kazaz via USRP-users
Hello everyone, I am just starting to use RFNoC and I am a bit confused with hardware compatibility for RFNoC development. In order to describe my setup I will list items below: 1. I have NI USRP RIO (equivalent of X310 with integrated GPS module) 2. I am connecting it with PC